
ML51/ML54/ML56
Sep. 01, 2020
Page
330
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
Interrupt Source
Vector
Address
Interrupt Flag
Enable Bit
Natural
Priority
Priority Control
Bits
PD
Wake-Up
PWM123 interrupt
00CBH
PWMF(PWM1CON0.5)
PWMF(PWM2CON0.5)
PWMF(PWM3CON0.5)
EPWM123 (EIE1.6)
26
PPWM1,
PPWM1H
No
Touch_Key
00D3H
TKSCIF (TKSTA0.1)
TKIF (TKSTA0.2)
TKIF_ALL (TKSTA0.3)
TKIF0 (TKSTA1.0)
TKIF1 (TKSTA1.1)
TKIF2 (TKSTA1.2)
TKIF3 (TKSTA1.3)
TKIF4 (TKSTA1.4)
TKIF5 (TKSTA1.5)
TKIF6 (TKSTA1.6)
TKIF7 (TKSTA1.7)
TKIF8 (TKSTA2.0)
TKIF9 (TKSTA2.1)
TKIF10 (TKSTA2.2)
TKIF11 (TKSTA2.3)
TKIF12 (TKSTA2.4)
TKIF13 (TKSTA2.5)
TKIF14 (TKSTA2.6)
TKSCTHIE (TKINTEN.0)
TKSCIE (TKINTEN.1)
27
TK, TKH
Yes
SMC1
00D3H
RDAIF (SC1IS.0)
TBEIF (SC1IS.1)
TERRIF (SC1IS.2)
BGTIF (SC1IS.3)
ACERRIF (SC1IS.4)
RDAIEN (SC1I.E.0)
TBEIEN (SC1I.E.1)
TERRIEN (SC1I.E.2)
BGTIEN (SC1I.E.3)
ACERRIEN (SC1I.E.4)
28
SMC1, SMC1H
No
PDMA2
00E3H
FDONE (DMA2TSR.0)
HDONE (DMA2TSR.1)
FIE (DMA2CR0.2)
HIE (DMA2CR0.3)
29
PDMA2,
PDMA2H
No
PDMA3
00EBH
FDONE (DMA3TSR.0)
HDONE (DMA3TSR.1)
FIE (DMA3CR0.2)
HIE (DMA3CR0.3)
30
PDMA3,
PDMA3H
No
RTC
00F3H
ALMIF (RTCINTSTS.0)
TICKIF(RTCINTSTS.1)
ALMIEN (RTCINTEN.0)
TICKIEN(RTCINTEN.1)
31
RTC, RTCH
Yes
LCD
00FBH
LCDCPOVIF (LCDIF.2)
LCDCPIF (LCDIF.1)
LCDCPALIF (LCDIF.0)
LCDIE (LCDCON1.2)
LCDIS (LCDCON1.3)
32
No
Note:
1. While the external interrupt pin is set as edge triggered (Itx = 1), its own flag Iex will be automatically cleared if the interrupt
service routine (ISR) is executed. While as level triggered (Itx = 0), Iex follows the inverse of respective pin state. It is not
controlled via software.
2. TF0, TF1, or TF3 is automatically cleared if the interrupt service routine (ISR) is executed. On the contrary, be aware that TF2
is not.
3. If level triggered is selected for pin interrupt channel n, PIFn flag reflects the respective channel state. It is not controlled via
software.
Table 6.2-6 Characteristics of Each Interrupt Source