ML51/ML54/ML56
Sep. 01, 2020
Page
260
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
MTMnDA
– Memory to Memory Destination Address Low Byte
Register
SFR Address
Reset Value
MTM0DA
EAH, Page 0
0000_0000 b
MTM1DA
F2H, Page 0
0000_0000 b
MTM2DA
B7H, Page 2
0000_0000 b
MTM3DA
AFH, Page 2
0000_0000 b
7
6
5
4
3
2
1
0
MTMnDA[7:0]
R/W
Bit
Name
Description
[7:0]
MTMnDA[7:0] Memory to Memory Destination Address (Low Byte)
The least significant 8 bits of XRAM address are used for memory to memory destination
address.
XRAM destination address = {MDAH[3:0], MDAL[7:0]}