
ML51/ML54/ML56
Sep. 01, 2020
Page
324
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
EIE0
– Extensive Interrupt Enable
Register
SFR Address
Reset Value
EIE0
9BH, Page 0
0000 _0000 b
7
6
5
4
3
2
1
0
ET2
ESPI0
EFB0
EWDT
EPWM0
ECAP
EPI
EI2C0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
[7]
ET2
Enable Timer 2 Interrupt
0 = Timer 2 interrupt Disabled.
1 = Timer 2 interrupt Enable. When interrupt generated, TF2 (T2CON.7) set 1
[6]
ESPI0
Enable SPI Interrupt
0 = SPI interrupt Disabled.
1 = SPI interrupt Enable. When interrupt generated SPIF (SPInSR.7), SPIOVF (SPInSR.5), or
MODF (SPInSR.4) set 1 .
[5]
EFB0
Enable Fault Brake Interrupt
0 = Fault Brake interrupt Disabled.
1 = Fault Brake interrupt Enable. When interrupt generated FBF (PWM0FBD.7) set 1.
[4]
EWDT
Enable WDT Interrupt
0 = WDT interrupt Disabled.
1 = WDT interrupt Enable. When interrupt generated WDTF (WDCON.5) set 1.
[3]
EPWM0
Enable PWM0 Interrupt
0 = PWM interrupt Disabled.
1 = PWM interrupt Enable. When interrupt generated PWMF (PWMnCON0.5) set 1.
[2]
ECAP
Enable Input Capture Interrupt
0 = Input capture interrupt Disabled.
1 = Input capture interrupt Enable. When interrupt generated CAPF[2:0] (CAPCON0[2:0]) set
1.
[1]
EPI
Enable Pin Interrupt
0 = Pin interrupt Disabled.
1 = Pin interrupt Enable. When interrupt generated PIF related bit set 1.
[0]
EI2C0
Enable R/W0 Interrupt
0 = R/W interrupt Disabled.
1 = R/W interrupt Enable. When interrupt generated SI (R/W0CON.3) or I2TOF (R/W0TOC.0)
set 1.