CHAPTER 18 STANDBY FUNCTION
Preliminary User’s Manual U16315EJ1V0UD
351
18.2.2 STOP mode
(1) STOP mode setting and operating statuses
The STOP mode is set by executing the STOP instruction, and it can be set only when the CPU clock before the
setting was the X1 input clock or Ring-OSC clock.
Caution
Because the interrupt request signal is used to clear the standby mode, if there is an interrupt
source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is
immediately cleared if set. Thus, the STOP mode is reset to the HALT mode immediately after
execution of the STOP instruction and the system returns to the operating mode as soon as the
wait time set using the oscillation stabilization time select register (OSTS) has elapsed.
The operating statuses in the STOP mode are shown below.
Table 18-4. Operating Statuses in STOP Mode
When STOP Instruction Is Executed While CPU Is Operating on X1 Input Clock
When Ring-OSC Oscillation
Continues
When Ring-OSC Oscillation
Stopped
Note 1
When STOP Instruction Is Executed
While CPU Is Operating on Ring-
OSC Clock
STOP Mode Setting
Item
When Subsystem
Clock Used
When Subsystem
Clock Not Used
When Subsystem
Clock Used
When Subsystem
Clock Not Used
When Subsystem
Clock Used
When Subsystem
Clock Not Used
System clock
Only X1 oscillator oscillation is stopped. Clock supply to the CPU is stopped.
CPU
Operation stopped
Port (latch)
Status before STOP mode was set is retained
16-bit timer/event counter 00
Operation stopped
8-bit timer/event counter 50
Operable only when TI50 is selected as the count clock
8-bit timer/event counter 51
Operable only when TI51 is selected as the count clock
8-bit timer H0
Operable only when TO50 is selected as the count clock during 8-bit timer/event counter 50 operation
8-bit timer H1
Operable
Note 2
Operation stopped
Operable
Note 2
Watch timer
Operable
Note 3
Operation stopped Operable
Note 3
Operation stopped Operable
Note 3
Operation stopped
Ring-OSC cannot
be stopped
Note 4
Operable
−
Operable
Watchdog
timer
Ring-OSC can be
stopped
Note 4
Operation stopped
A/D converter
Operation stopped
UART0
UART6
Operable only when TO50 is selected as the serial clock during TM50 operation
Serial interface
CSI10
Operable only when external SCK10 is selected as the serial clock
Clock monitor
Operation stopped
Power-on-clear function
Note 5
Operable
Low-voltage detection function
Operable
External interrupt
Operable
Notes 1.
When “Stopped by software” is selected for Ring-OSC by a mask option and Ring-OSC is stopped by
software (for mask options, see
CHAPTER 24 MASK OPTIONS
).
2.
Operation continues only when f
R
/2
7
is selected as the count clock.
3.
Operable when the subsystem clock is selected.
4.
“Ring-OSC cannot be stopped” or “Ring-OSC can be stopped by software” can be selected by a mask
option.
5.
When “POC used” is selected by a mask option.
Содержание 78K0/KD1 Series
Страница 2: ...Preliminary User s Manual U16315EJ1V0UD 2 MEMO ...
Страница 444: ...Preliminary User s Manual U16315EJ1V0UD 444 MEMO ...