CHAPTER 9 WATCH TIMER
Preliminary User’s Manual U16315EJ1V0UD
208
Figure 9-3. Operation Timing of Watch Timer/Interval Timer
0H
Start
Overflow
Overflow
5-bit counter
Count clock
Watch timer
interrupt INTWT
Interval timer
interrupt INTWTI
Interrupt time of watch timer (0.5 s)
Interval time
(T)
T
Interrupt time of watch timer (0.5 s)
n
×
T
n
×
T
Caution
When operation of the watch timer and 5-bit counter is enabled by the watch timer mode control
register (WTM) (by setting bits 0 (WTM0) and 1 (WTM1) of WTM to 1), the interval until the first
interrupt request (INTWT) is generated after the register is set does not exactly match the
specification made with bit 3 (WTM3) of WTM. This is because there is a delay of one 11-bit
prescaler output cycle until the 5-bit counter starts counting. Subsequently, however, the INTWT
signal is generated at the specified intervals.
Remark
f
W
: Watch timer clock frequency
n:
The number of times of interval timer operations
Figures in parentheses are for operation with f
W
= 32.768 kHz (WTM7 = 1, WTM3, WTM2 = 0, 0)
Содержание 78K0/KD1 Series
Страница 2: ...Preliminary User s Manual U16315EJ1V0UD 2 MEMO ...
Страница 444: ...Preliminary User s Manual U16315EJ1V0UD 444 MEMO ...