CHAPTER 10 WATCHDOG TIMER
Preliminary User’s Manual U16315EJ1V0UD
215
10.4.2 Watchdog timer operation when “Ring-OSC can be stopped by software” is selected by mask option
The operation clock of the watchdog timer can be selected as either the Ring-OSC clock or the X1 input clock.
After reset is released, operation is started at the maximum cycle (bits 2, 1, and 0 (WDCS2, WDCS1, WDCS0) of
the watchdog timer mode register (WDTM) = 1, 1, 1) of the Ring-OSC clock.
The following shows the watchdog timer operation after reset release.
1.
The status after reset release is as follows.
•
Operation clock: Ring-OSC clock oscillation frequency (f
R
)
•
Cycle: f
R
/2
18
(1.09 seconds: At operation with f
R
= 240 kHz (TYP.))
•
Counting starts
2.
The following should be set in the watchdog timer mode register (WDTM) by an 8-bit memory manipulation
instruction
Notes 1, 2, 3
.
•
Operation clock: Any of the following can be selected using bits 3 and 4 (WDCS3 and WDCS4).
Ring-OSC clock (f
R
)
X1 input clock (f
XP
)
Watchdog timer operation stopped
•
Cycle: Set using bits 2 to 0 (WDCS2 to WDCS0)
3.
After the above procedures are executed, writing ACH to WDTE clears the count to 0, enabling recounting.
Notes 1.
As soon as WDTM is written, the counter of the watchdog timer is cleared.
2.
Set bits 7, 6, and 5 to 0, 1, 1, respectively. If other values are set, the watchdog timer cannot be
operated (an error occurs in the assembler).
3.
If the watchdog timer is stopped by setting WDCS4 and WDCS3 to 1 and
×
, respectively, an internal
reset signal is not generated even if the following processing is performed.
•
WDTM is written a second time.
•
A 1-bit memory manipulation instruction is executed to WDTE.
•
A value other than ACH is written to WDTE.
Caution
In this mode, watchdog timer operation is stopped during HALT/STOP instruction execution.
After HALT/STOP mode is released, counting is started again using the operation clock of the
watchdog timer set before HALT/STOP instruction execution by WDTM. At this time, the counter
is not cleared to 0.
For the watchdog timer operation during STOP mode and HALT mode in each status, refer to
10.4.3 Watchdog
timer operation in STOP mode
and
10.4.4 Watchdog timer operation in HALT mode
.
Содержание 78K0/KD1 Series
Страница 2: ...Preliminary User s Manual U16315EJ1V0UD 2 MEMO ...
Страница 444: ...Preliminary User s Manual U16315EJ1V0UD 444 MEMO ...