4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
106
129
Core2_MailBox3
0x3ff01238
RW
IPI_MailBox3 register of processor core 2
0x0
Core2_int_interval
0x3ff01260
RW
Core2_int_compare
0x3ff01268
RW
Core3_IPI_Status
0x3ff01300
RO
IPI_Status register of processor core 3
Core3_IPI_Enalbe
0x3ff01304
RW
IPI_Enalbe register of processor core 3
0x0
Core3_IPI_Set
0x3ff01308
WO
IPI_Set register of processor core 3
Core3_IPI_Clear
0x3ff0130c
WO
IPI_Clear register of processor core 3
Core3_MailBox0
0x3ff01320
RW
IPI_MailBox0 register of processor core 3
0x0
Page 134
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
130
Core3_MailBox1
0x3ff01328
RW
IPI_MailBox1 register of processor core 3
0x0
Core3_MailBox2
0x3ff01330
RW
IPI_MailBox2 register of processor core 3
0x0
Core3_MailBox3
0x3ff01338
RW
IPI_MailBox3 register of processor core 3
0x0
Core3_int_interval
0x3ff01360
RW
Core3_int_compare
0x3ff01368
RW
Int Entry [0--31]
0x3ff01400
RW
32 8-bit interrupt routing registers
0x0
Intisr
0x3ff01420
RO
32-bit interrupt status register
Inten
0x3ff01424
RO
32-bit interrupt enable status register
Intenset
0x3ff01428
WO
32-bit setting enable register
Intenclr
0x3ff0142c
WO
32-bit clear enable register and pulse triggered interrupt
Intpol
0x3ff01430
WO
useless
0x0
Intedge
0x3ff01434
WO
32-bit trigger mode register (1: pulse trigger; 0: level trigger)
0x0
CORE0_INTISR
0x3ff01440
RO
32-bit interrupt status routed to CORE0
CORE1_INTISR
0x3ff01448
RO
32-bit interrupt status routed to CORE1
CORE2_INTISR
0x3ff01450
RO
32-bit interrupt status routed to CORE2
CORE3_INTISR
0x3ff01458
RO
32-bit interrupt status routed to CORE3
Page 135
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
Temperature sensor high temperature interrupt control register
[7: 0]: Hi_gate0: high temperature threshold 0, an interrupt will be generated if this temperature is exceeded
[8: 8]: Hi_en0: High temperature interrupt enable 0
[11:10]: Hi_Sel0: Select the temperature sensor input source of high temperature interrupt