4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
60
70
The upper 5 bits of the quantity, the internal interrupt vector is as follows:
000: SMI
001: NMI
010: INIT
011: Reservered
100: INTA
101: INTB
110: INTC
111: INTD
twenty threeDword Write
1
0x1
R / W for
32/64/128/256 bit write access, whether to use
Dword Write command format
1: Use Dword Write
0: Use Byte Write (with MASK)
twenty twoCoherent Mode
1
0x0
R
Whether it is processor consistency mode
Determined by pin ICCC_EN
twenty oneNot Care Seqid
1
0x0
Does R / W don't care about HT order relationship
20
Not Axi2Seqid
1
0x1
R
Whether to convert the commands on the Axi bus to different SeqIDs,
If not converted, all read and write commands will use Fixed
Fixed ID number in Seqid
1: No conversion
0: conversion
19:16
Fixed Seqid
4
0x0
R / W When Not Axi2Seqid is valid, configure the
Seqid
15:12
Priority Nop
4
0x4
R / W HT bus Nop flow control packet priority
11: 8
Priority NPC
4
0x3
R / W Non Post channel read and write priority
7: 4
Priority RC
4
0x2
R / W Response channel reading and writing priority
3: 0
Priority PC
4
0x1
R / W
Post channel read and write priority
0x0: highest priority
0xF: lowest priority
The priority of each channel is changed according to time.
High priority strategy, the group register is used to configure each channel
'S initial priority
Page 75
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
10.5.4
Receive diagnostic register
Offset:
0x54
Reset value:
0x00000000
name:
Receive Diagnostic Register
Table 10-14 Receive Diagnostic Register
Bit field
Bit field name
Bit width reset value Visit description
0
Sample_en
1
0x0
R / W
Enable cad and ctl for sampling input
0x0: prohibited
0x1: enable
15: 8
x_ctl_catch
twenty four
0x0
R / W
Save the sampled input ctl
(0, 2, 4, 6) Four phases corresponding to CTL0 sampling
(1, 3, 5, 7) Four phases corresponding to CTL1 sampling
31:16
x_cad_phase_0
twenty four
0x0
R / W save the input CAD [15: 0] value obtained by sampling