
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
84
Page 104
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
100
Figure 10--3 Two-chip Loongson No. 3 8-bit interconnection structure
However, our widest HT bus can use 16-bit mode, so the connection method to maximize bandwidth should be adopted
16-bit interconnect structure. In Godson III, as long as the HT0 controller is set to 16-bit mode, all are sent to the HT0 controller
Will be sent to HT0_LO instead of HT0_HI or HT0_LO according to the routing table.
We can use the 16-bit bus when interconnecting. Therefore, we only need to correctly configure the 16-bit mode of CPU0 and CPU1
You can use the 16-bit HT bus interconnection to set and connect the high and low bus correctly. And this interconnect structure can also be used 8
Bit HT bus protocol for mutual access. The resulting interconnection structure is as follows:
CPU0 HT0
HT
1
CPU1
HT0
16-bit HT bus
IO
16-bit HT bus
Figure 10--4 Two-chip Loongson No. 3 16-bit interconnection structure
CPU0
HT0_
HI
HT0_
LO
HT
1
CPU1
HT0_
HI
HT0_
LO
8-bit HT bus
IO
16-bit HT bus
Page 105
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
11 Low-speed IO controller configuration
Loongson No. 3 I / O controller includes PCI controller, LPC controller, UART controller, SPI controller, GPIO
And configuration registers. These I / O controllers share an AXI port, and the CPU request is sent to the phase after address decoding
Should be the equipment.