
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
82
97
Reset value:
0x00000000
name:
Link initialization debug register
Table 10-81 Link Initialization Debug Register
Bit field
Bit field name
Bit width reset value access
description
15
Cdr_ignore_enable 1
0x0
R / W
Whether to ignore the CRC lock during link initialization and pass the counter
Wait for the count to complete:
1'b0 wait for CDR lock
1'b1 Ignore the CDR lock signal and wait through the counter
14:00
Cdr_wait_counter
15
0x0
R / W
Waiting for the upper limit of the counter count, based on the technology of the controller clock completion
10.5.31
LDT debug register
After the software changes the controller frequency, the timing of the LDT reconnect phase will be inaccurate, and the counter needs to be configured.
After the frequency is configured as software, the time between the LDT signal being invalid and the controller starting link initialization, the timing is based on the control
Clock.
Offset:
0x184
Reset value:
0x00000000
Page 102
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
name:
LDT debug register
Table 10-82 LDT debug registers
Bit field
Bit field name
Bit width reset value Visit description
31:16
Rx_wait_time
16
0x0
R / W RX terminal waits for the initial value of the counter
15: 0
Tx_wait_time
16
0x0
R / W TX terminal waits for the initial value of the counter
10.6 Access method of HyperTransport bus configuration space
The protocol of the HyperTransport interface software layer is basically the same as the PCI protocol. Since the access to the configuration space is directly
The underlying protocol is related, and the specific access details are slightly different. As listed in Table 10-5, the address range of the HT bus configuration space
The range is 0xFD_FE00_0000 to 0xFD_FFFF_FFFF. For configuration access in the HT protocol, the Godson 3A3000 / 3B3000
It is implemented in the following format:
Type 0:
Type 1:
Figure 10-1 Configuration access of HT protocol in Loongson 3A3000 / 3B3000
10.7 HyperTransport multiprocessor support
Loongson No. 3 processor uses HyperTransport interface for multi-processor interconnection and can be automatically maintained by hardware