
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
111
138
CORE0_RCOND0
0x3ff01880
RW
[17:16]: rresp
[18]: rlast
[19]: rrequest
[21:20]: rstate
[25:22]: rscseti
[26]: rvalid
[27]: rready
CORE0_RMASK0
0x3ff01888
RW
CORE0's AXI interface R trigger enable 0 setting, the highest bit is the R channel trigger enable
[27: 0]: rmask
[63]: rchannel_en
CORE0_RCOND1
0x3ff01890
RW
CORE0_RMASK1
0x3ff01898
RW
CORE0_RCOND2
0x3ff018a0
RW
CORE0_RMASK2
0x3ff018a8
RW
Page 143
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
139
TUD0_CONF0
0x3ff018e0
RW
TUD0 configuration register 0
[47: 0]: count_target
[55:48]: monitor_enable
TUD0_CONF1
0x3ff018e8
RW
TUD0 configuration register 1
[2: 0]: DCDL_sel_signal
[5: 3]: DCDL_sel_clock
[9: 6]: signal_sel
[13:10]: clok_sel
[20:14]: reading_sel
[21]: counter_clock_sel
[22]: sticky
[23]: reset_g
[24]: stop
[25]: start
[26]: cg_en
TUD0_RESULT
0x3ff018f0
R
TUD0 result register
CORE1_AWCOND0
0x3ff01900
RW
CORE1 AXI interface AW trigger condition 0 setting
Page 144