4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
100
119
Page 124
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
120
17:12
t ans_l
耀
2
Read-write 0
PCI_Mem_L Yao 2 Window map address high 6 bits
31:18
Keep
Read only 0
CR14: PCIX_B dge_Cfg
5: 0
pc x_ gate
Read and write 6'h18
Threshold for sending data to DDR2 in PCIX mode
6
pc x_
耀
_en
Read-write 0
Does the PCIX bridge allow write over read
31:18
Keep
Read only 0
CR18: PCIMap_Cfg
15: 0
dev_add
Read-write 0
The upper 16 bits of the AD line in PCI configuration
16
c
耀
nf_type
Read-write 0
Configure the type of read and write
31:17
Keep
Read only 0
CR1C: GPIO_Data
15: 0
gp
耀
_
耀
ut
Read-write 0
GPIO output data
31:16
gp Yao_n
Read-write 0
GPIO input data
CR20: GPIO_EN
15: 0
gp
耀
_en
Read and write FFFF
High is input, low output
31:16
Keep
Read only 0
CR3C: reserved
31: 0
Keep
Read only 0
Keep
CR24, 2C, 30, 34, 38: reserved
See table 11-3
CR50,54 / 58,5C / 60,64: PCI_H t * _Sel_ *
0
Keep
Read only 0
2: 1
pc _ mg_s ze
Read and write 2'b11
00: 32 bits; 10: 64 bits; others: invalid
3
p ef_en
Read-write 0
Prefetch enable
11: 4
Keep
Read only 0
62:12
ba _mask
Read-write 0
Window size mask (high order 1, low order 0)
63
bu ~ st_cap
Read and write 1
Whether to allow burst transfer
CR68: PXA b_C
耀
nf g
0
dev ce_en
Read and write 1
Permitted by external equipment
1
d sable_b
耀
ken
Read-write 0
Disable damaged master device
2
default_mas_en
Read and write 1
The bus is docked to the default master
0: dock to the last master device
1: dock to the default master device
5: 3
default_maste
Read-write 0
Bus docking default master device number
7: 6
pa k_delay
Read and write 2'b11
Starting from no device requesting the bus to triggering the docking default
Delay in device behavior
00: 0 cycles
Page 125
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
01: 8 cycles