
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
62
72
30
ht_rx_image0_
trans_en
1
0x0
R / W HT bus receives address window 0, mapping enable signal
29: 0
ht_rx_image0_
trans [53:24]
30
0x0
R / W HT bus receive address window 0, the mapped address [53:24]
Offset:
0x64
Reset value:
0x00000000
name:
HT bus receive address window 0 base address (external access)
Table 10- 18 HT bus receive address window 0 base address (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
Page 77
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
73
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image0_
base [39:24]
16
0x0
R / W HT bus receive address window 0, address base address [39:24]
15: 0
ht_rx_image0_
mask [39:24]
16
0x0
R / W HT bus receive address window 0, address masked [39:24]
Offset:
0x68
Reset value:
0x00000000
name:
HT bus receive address window 1 enable (external access)
Table 10- 19 HT bus receive address window 1 enable (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image1_en
1
0x0
R / W HT bus receives address window 1, enable signal
30
ht_rx_image1_
trans_en
1
0x0
R / W HT bus receives address window 1, map enable signal
29: 0
ht_rx_image1_
trans [53:24]
30
0x0
R / W HT bus receive address window 1, the mapped address [53:24]
Offset:
0x6c
Reset value:
0x00000000
name:
HT bus receive address window 1 base address (external access)
Table 10- 20 HT bus receive address window 1 base address (external access) register definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image1_
base [39:24]
16
0x0
R / W HT bus receive address window 1, address base address [39:24]
15: 0
ht_rx_image1_
mask [39:24]
16
0x0
R / W HT bus receive address window 1, address masked [39:24]
Offset:
0x70
Reset value:
0x00000000
name:
HT bus receive address window 2 enable (external access)
Table 10- 21 HT Bus Receive Address Window 2 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image2_en
1
0x0
R / W HT bus receives address window 2, enable signal
30
ht_rx_image2_
trans_en
1
0x0
R / W HT bus receives address window 2, map enable signal