
4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
113
141
Page 146
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
142
TUD1_RESULT
0x3ff019f0
R
TUD1 result register
CORE2_AWCOND0
0x3ff01a00
RW
CORE2 AXI interface AW trigger condition 0 setting
CORE2_AWMASK0
0x3ff01a08
RW
CORE2's AXI interface AW trigger enable 0 setting, the highest bit is AW channel trigger enable
The trigger condition is
(AW_IN & AWMASK) == (AWCOND & AWMASK)
CORE2_AWCOND1
0x3ff01a10
RW
The trigger condition of AW must be satisfied by both COND0 and COND1
CORE2_AWMASK1
0x3ff01a18
RW
CORE2_ARCOND0
0x3ff01a20
RW
CORE2's AXI interface AR trigger condition, similar to AW
CORE2_ARMASK0
0x3ff01a28
RW
CORE2_ARCOND1
0x3ff01a30
RW
CORE2_ARMASK1
0x3ff01a38
RW
CORE2_WCOND0
0x3ff01a40
RW
CORE2's AXI interface W trigger condition, similar to AW
CORE2_WMASK0
0x3ff01a48
RW
CORE2_WCOND1
0x3ff01a50
RW
CORE2_WMASK1
0x3ff01a58
RW
CORE2_WCOND2
0x3ff01a60
RW
CORE2_WMASK2
0x3ff01a68
RW
CORE2_BCOND0
0x3ff01a70
RW
CORE2 AXI interface B trigger condition, similar to AW
Page 147
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
CORE2_BMASK0
0x3ff01a78
RW
CORE2_RCOND0
0x3ff01a80
RW
CORE2's AXI interface R trigger condition, similar to AW
CORE2_RMASK0
0x3ff01a88
RW
CORE2_RCOND1
0x3ff01a90
RW
CORE2_RMASK1
0x3ff01a98
RW
CORE2_RCOND2
0x3ff01aa0
RW
CORE2_RMASK2
0x3ff01aa8
RW
TUD2_CONF0
0x3ff01ae0
RW
TUD2 configuration register 0
[47: 0]: count_target
[55:48]: monitor_enable