4/29/2020
Loongson 3A3000 / 3B3000 Processor User Manual
64
75
Table 10- 25 HT Bus Receive Address Window 4 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image4_en
1
0x0
R / W HT bus receives address window 4, enable signal
30
ht_rx_image4_
trans_en
1
0x0
R / W HT bus receives address window 4, map enable signal
29: 0
ht_rx_image4_
trans [53:24]
16
0x0
R / W HT bus receive address window 4, the translated address [53:24]
Offset:
0x154
Reset value:
0x00000000
name:
HT bus receive address window 4 base address (external access)
Table 10-26 HT Bus Receive Address Window 4 Base Address (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image4_
base [39:24]
16
0x0
R / W HT bus receive address window 4, address base address [39:24]
15: 0
ht_rx_image4_
mask [39:24]
16
0x0
R / W HT bus receive address window 4, address masked [39:24]
10.5.8
Interrupt Vector Register
A total of 256 interrupt vector registers, including the direct mapping of Fix, Arbiter and PIC interrupts on the HT bus
Up to this 256 interrupt vectors, other interrupts such as SMI, NMI, INIT, INTA, INTB, INTC, INTD can
To map to any 8-bit interrupt vector through [28:24] of register 0x50, the order of mapping is {INTD, INTC,
INTB, INTA, 1'b0, INIT, NMI, SMI}. At this time, the corresponding value of the interrupt vector is {Interrupt Index, internal
The amount [2: 0]}.
LS3A1000E and above, 256 interrupt vectors choose different mappings of register configuration according to interrupt routing
To different interrupt lines, the specific mapping method is:
ht_int_stripe_1:
[0,1,2,3 …… 63] Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
[64,65,66,67 ... 127] Corresponding to interrupt line 1 / HT HI Corresponding to interrupt line 5
[128,129,130,131 ... 191] Corresponding to interrupt line 2 / HT HI Corresponding to interrupt line 6
Page 80
Godson 3A3000 / 3B3000 Processor User Manual • Volume 1
[192,193,194,195 ... 255] corresponds to interrupt line 3 / HT HI corresponds to interrupt line 7
ht_int_stripe_2:
[0,2,4,6 …… 126] Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
[1,3,5,7 ... 127] corresponds to interrupt line 1 / HT HI corresponds to interrupt line 5
[128,130,132,134 ... 254] Corresponding to interrupt line 2 / HT HI Corresponding to interrupt line 6
[129,131,133,135 ... 255] corresponds to interrupt line 3 / HT HI corresponds to interrupt line 7
ht_int_stripe_4:
[0,4,8,12 ... 252] corresponds to interrupt line 0 / HT HI corresponds to interrupt line 4
[1,5,9,13 ... 253] corresponds to interrupt line 1 / HT HI corresponds to interrupt line 5
[2,6,10,14 ... 254] corresponds to interrupt line 2 / HT HI corresponds to interrupt line 6