
INDEX-3
INDEX
Derating Curve . . . . . . . . . . . . . . . . . . . . . . . .11-21
Device ID Register . . . . . . . . . . . . . . . . . . . . . .10-8
Diagnostic signals . . . . . . . . . . . . . . . . . . . . . .3-24
Diagram conventions . . . . . . . . . . . . . . . . . . . . .3-1
DID[7:0]# signals . . . . . . . . . . . . . . . . . . . . . . A-11
Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . .15-1
Dispatch/Execute Unit . . . . . . . . . . . . . . . . . . . .2-5
DRDY# signal. . . . . . . . . . . . . . . . . . . . .3-21
,
A-12
DSZ[1:0]# signals . . . . . . . . . . . . . . . . . . . . . . A-12
Dynamic Execution . . . . . . . . . . . . . . . . . . . . . .2-3
D.C. Specifications. . . . 11-14
–11-17,
12-3
,
17-15
D.C. Specification, I/O Buffer . . . . . . . . . . . . .12-12
D[63:0]# signals . . . . . . . . . . . . . . . . . . .3-21
,
A-10
E
E (Exclusive) line state. . . . . . . . . . . . . . . . . . . .7-2
ECC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8-2
ECC Algorithm . . . . . . . . . . . . . . . . . . . . . . . . . .8-7
Effective Impedance. . . . . . . . . . . . . . . . . . . . .12-3
Electrical IPSL Criteria . . . . . . . . . . . . . . . . . .17-20
Electrical, See AC and DC Specifications
Error
Checking policy. . . . . . . . . . . . . . . . . . . . . . .9-3
Internal . . . . . . . . . . . . . . . . . . . . . . . . . . . .3-23
Error Classification . . . . . . . . . . . . . . . . . . . . . . .8-2
Error Phase . . . . . . . . . . . . . . . . . . . . . . . 3-5
,
4-20
Definition of. . . . . . . . . . . . . . . . . . . . . . . . . .1-7
Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . .3-18
Exclusive line state. . . . . . . . . . . . . . . . . . . . . . .7-2
Execution Control group input signal (BCLK). . A-5
Execution control signals . . . . . . . . . . . . . . . . .3-10
EXF[4:0]# signals . . . . . . . . . . . . . . . . . .3-17
,
A-13
Extended Function signals . . . . . . . . . . .3-13
,
A-13
Extended Functions . . . . . . . . . . . . . . . . . . . . .3-17
Extended Request signals . . . . . . . . . . . . . . . .3-13
External
Access, definition of . . . . . . . . . . . . . . . . . . .7-1
Signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3-3
EXTEST . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10-7
F
Failure
Hard . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4-32
Fan . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17-17
Fatal Errors . . . . . . . . . . . . . . . . . . . . . . . . . . .8-11
FERR# signal . . . . . . . . . . . . . . . . . . . . .3-23
,
A-13
Fetch/Decode Unit . . . . . . . . . . . . . . . . . . . . . . .2-4
Flexible MotherBoard . . . . . . . . . . . . . . . . . . .11-28
Flight Time . . . . . . . . . . . . . . . . . . 11-1
,
12-4
,
12-8
Floating-point error signal . . . . . . . . . . . . . . . A-13
Flush Acknowledge Transaction . . . . . . . . . . .5-11
Flush Transaction. . . . . . . . . . . . . . . . . . . . . . .5-10
FLUSH# input signal . . . . . . . . . . . . . . . . . . . .3-11
FRC . . . . . . . . . . . . . . . . . . 9-5
,
11-6
,
11-9
,
11-20
FRCERR signal . . . . . . . . . . . . . . . . . . .3-22
,
A-14
Frequency . . . . . . . . . . . . . . . . . . . . . . . 9-9
,
11-18
Functional redundancy checking (FRC)
Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9-5
Functional Redundancy Checking, See FRC
Functional-redundancy-check error signal . . . A-14
G
Ground signals . . . . . . . . . . . . . . . . . . . . . . . . 3-25
GTL+. . . . . . . . . . . 11-1
,
11-4
,
11-9
,
11-16
–
11-20
,
12-1
–
12-27
GTL+ Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . 16-1
GTL+ I/O Buffer Specification. . . . . . . . . . . . 12-12
Gunning Transceiver Logic, See GTL+
H
Halt Transaction . . . . . . . . . . . . . . . . . . . . . . . 5-10
Hard failure . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-32
Hard-error Response . . . . . . . . . . . . . . . . . . . . 8-7
Heat Sink . . . . . . . . . . . . . . . . . . 14-4
,
17-3
,
17-17
Heat Sink Clips . . . . . . . . . . . . . . . . . . . . . . . . 17-7
Heat Spreader . . . . . . . . . . . . . . . . . . . . . . . . 15-1
High-frequency signal communication . . . . . . . 1-4
HIGHZ . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-7
Hit-modified signal . . . . . . . . . . . . . . . . . . . . . A-14
HITM# signal . . . . . . . . . . . . . . . . . . . . 3-19
,
A-14
HIT# signal . . . . . . . . . . . . . . . . . . . . . . 3-19
,
A-14
Hold Time . . . . . . . . . . . . . . . . . . . . . . . . . . . 12-21
I
I (Invalid) line state . . . . . . . . . . . . . . . . . . . . . . 7-1
IBIS. . . . . . . . . . . . . . . . . . . . . . . . . . . . .13-1
,
16-1
ID
Agent. . . . . . . . . . . . . . . . . . . . . . . . . . .4-1
,
4-4
Rotating. . . . . . . . . . . . . . . . . . . . . . . . .4-1
,
4-4
IDCODE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-7
IEEE 1149.1, See JTAG
IERR# Signal . . . . . . . . . . . . . . . . . . . . . . . . . . 8-8
IERR# signal. . . . . . . . . . . . . . . . . . . . . 3-22
,
A-15
IGNNE# signal . . . . . . . . . . . . . . . . . . . 3-23
,
A-15
Ignore Numeric Error signal . . . . . . . . . . . . . . A-15
Implicit writeback . . . . . . . . . . . . . 4-32
,
4-35
,
5-14
Implicit writeback response . . . . . . . . . . .5-13
,
7-3
Inactive, definition of . . . . . . . . . . . . . . . . . . . . . 3-1
Incident Wave Switching . . . . . . . . . . . . . . . . 11-1
Initialization signal . . . . . . . . . . . . . . . . . . . . . A-15
INIT# input signal . . . . . . . . . . . . . . . . . 3-11
,
A-15
In-order Queue (IOQ) . . . . . . . . . . . . . . . . . . . . 3-6
Pipelining configuration . . . . . . . . . . . . . . . . 9-4
Response Phase . . . . . . . . . . . . . . . . . . . . 4-25
Instruction Pool . . . . . . . . . . . . . . . . . . . . . . . . . 2-1
In-Target Probe . . . . . . . . . . . . . . . . . .16-1
–
16-11
Intel Platform Support Program . . . . .17-19
–
17-25
Internal access, definition of . . . . . . . . . . . . . . . 7-1
Internal error . . . . . . . . . . . . . . . . . . . . . . . . . . 3-23
Internal Error signal . . . . . . . . . . . . . . . . . . . . A-15
Internal signals . . . . . . . . . . . . . . . . . . . . . . . . . 3-3
Interprocessor communication pins . . . . . . . . 3-10
Содержание Pentium Pro Family
Страница 17: ...1 Component Introduction ...
Страница 26: ...2 Pentium Pro Processor Architecture Overview ...
Страница 27: ......
Страница 36: ...3 Bus Overview ...
Страница 62: ...4 Bus Protocol ...
Страница 105: ...5 Bus Transactions and Operations ...
Страница 126: ...6 Range Registers ...
Страница 131: ...7 Cache Protocol ...
Страница 135: ...8 Data Integrity ...
Страница 148: ...9 Configuration ...
Страница 161: ...10 Pentium Pro Processor Test Access Port TAP ...
Страница 172: ...11 Electrical Specifications ...
Страница 201: ...12 GTL Interface Specification ...
Страница 229: ...13 3 3V Tolerant Signal Quality Specifications ...
Страница 233: ...14 Thermal Specifications ...
Страница 239: ...15 Mechanical Specifications ...
Страница 241: ...15 2 MECHANICAL SPECIFICATIONS s Figure 15 1 Package Dimensions Bottom View ...
Страница 252: ...16 Tools ...
Страница 260: ...16 8 TOOLS Figure 16 4 Generic MP System Layout for Debug Port Connection ...
Страница 264: ...17 OverDrive Processor Socket Specification ...
Страница 290: ...A Signals Reference ...
Страница 320: ...Index ...
Страница 328: ......