LV Intel
®
Pentium
®
III Processor 512K Dual Processor Platform
40
Design Guide
7.0
System Design Checklist
7.1
Introduction
This checklist highlights design considerations that should be reviewed prior to manufacturing a
motherboard that implements a LV Intel Pentium
III
processor 512K system design. This is not a
complete list and does not guarantee that a design will function properly.
The following tables contain design considerations for the various portions of a design. Each table
describes one portion and is titled accordingly.
7.2
Host Interface AGTL Bus and AGTL Signals
It is strongly recommended that AGTL signals be routed on signal layers next to the ground layer.
It is important to provide effective signal return paths with low inductance.
Table 20. AGTL Signals (Sheet 1 of 2)
CPU Pin
Pin Connection
A[35:3]#
Connect to chipset and second CPU.
ADS# (AA3)
Connect to chipset and second CPU.
AERR# (W2)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.
AP[1:0]#
Connect to chipset and second CPU.
BERR# (C14)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.
BINIT# (AF23)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.
BNR# (L2)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.
BP[3:2]#
Leave as N/C.
BPM[1:0]
Leave as N/C.
BPRI# (R2)
Connect to chipset and second CPU.
BR0# (A7)
Connect BR0# from CPU0 to BR1# of CPU1. Connect BR0# of CPU0 to BR0# of
chipset.
BR1# (C4)
Connect BR1# from CPU0 to BR0# of CPU1.
D[63:0]#
Connect to chipset and second CPU.
DBSY# (W3)
Connect to chipset and second CPU.
DEFER# (T3)
Connect to chipset and second CPU.
DEP[7:0]#
Connect to chipset and second CPU.
DRDY# (Y1)
Connect to chipset and second CPU.
HIT# (AA2)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.
HITM# (U2)
Connect to chipset and second CPU. Pull up to VTT through a 150
Ω
resistor at
the chipset. See “Wired-OR Signal Considerations” on page 15 for details.