
ELECTRICAL SPECIFICATIONS
E
7-22
8/29/97 11:14 AM CH07.DOC
INTEL CONFIDENTIAL
(until publication date)
Table 7-12. Pentium
®
II Processor System Bus AC Specifications
(CMOS Signal Group)
(1, 2, 3)
T#
Parameter
Min
Max
Unit
Figure
Notes
T11:
2.5 Output Valid Delay
1.00
10.5
ns
7-7
4
T12:
2.5 Input Setup Time
5.50
ns
7-8
5, 6
T13:
2.5 Input Hold Time
1.75
ns
7-8
5
T14:
2.5 Input Pulse Width, except
PWRGOOD
2
BCLKs
7-7
Active and Inactive
states
T15:
PWRGOOD Inactive Pulse
Width
10
BCLKs
7-7
7-11
7
NOTES:
1.
Not 100% tested. Specified by design characterization.
2.
All AC timings for the CMOS signals are referenced to the BCLK rising edge at 0.7V at the processor
edge fingers. All CMOS signal timings are referenced at 1.25V at the processor edge fingers.
3.
These signals may be driven asynchronously, but must be driven synchronously in FRC model.
4.
Valid delay timings for these signals are specified to 2.5V +5%. See Table 7-3 for pull-up resistor values.
5.
To ensure recognition on a specific clock, the setup and hold times with respect to BCLK must be met.
6.
INTR and NMI are only valid during APIC disable mode. LINT[1:0] are only valid during APIC enabled
mode.
7.
When driven inactive or after Vcc
CORE
, Vcc
L2
and BCLK become stable.
Table 7-13. System Bus AC Specifications (Reset Conditions)
T#
Parameter
Min
Max
Unit
Figure
Notes
T16:
Reset Configuration Signals
(A[14:5]#, BR0#, FLUSH#,
INIT#) Setup Time
4
BCLKs
7-10
Before deassertion of
RESET
T17:
Reset Configuration Signals
(A[14:5]#, BR0#, FLUSH#,
INIT#) Hold Time
2
20
BCLKs
7-10
After clock that
deasserts RESET#
T18:
Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Setup Time
1
ms
7-10
Before deassertion of
RESET#
T19:
Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Delay Time
5
BCLKs
7-10
After assertion of
RESET#
(1)
T20:
Reset Configuration Signals
(A20M#, IGNNE#, LINT[1:0])
Hold Time
2
20
BCLKs
7-10
7-11
After clock that
deasserts RESET#
NOTE:
1.
For a Reset, the clock ratio defined by these signals must be a safe value (their final or lower multiplier)
within this delay unless PWRGOOD is being driven inactive.
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......