
CONFIGURATION
E
5-6
8/26/97 1:02 PM CH05.DOC
INTEL CONFIDENTIAL
(until publication date)
At the RESET# signal’s active-to-inactive transition, system interface logic is responsible for
assertion of the BREQ0# bus signal. BREQ1# bus signals remain deasserted. All processors
sample their BR1# pin on the RESET signal’s active-to-inactive transition and determine
their agent ID from the sampled value.
If FRC is not enabled, then each physical processor is a logical processor. Each processor is
designated a non-FRC master and each processor has a distinct agent ID.
If FRC is used, then two physical processors are combined to create a single logical
processor. A processor with pin BR0# driven at reset is designated as an FRC-master and
uses agent ID 0. A processor with pin BR1# driven at reset is designated as an FRC checker
for processor 0 and assumes the characteristics of its respective master as shown in Table 5-3.
Table 5-3. Arbitration ID Configuration with Processors Supporting BR[1:0]#
1
BR0#
BR1#
A5#
Arbitration ID
L
H
H
0
H
H
H
1
L
H
L
0 (master)
H
H
L
0 (checker)
NOTE:
1.
L and H designate electrical levels.
5.1.18. Low Power Standby Enable
A configuration register bit which enables distribution of the core clock during AutoHALT
and Stop Grant mode has been included in the power-on configuration register. This register
will support bit D26, which can be read and written by software.
•
D26=1 (Default for Pentium
®
II processor)
In this mode when the processor enters AutoHALT or Stop Grant, it will not distribute a
clock to its core units. This allows the processor to reduce its standby power
consumption, but large current transients are produced upon entering and exiting this
mode.
•
D26=0 (Default for Pentium Pro processor)
In this mode, AutoHALT and Stop Grant will not stop internal clock distribution. The
processor will have higher standby power consumption, but will produce smaller current
transients on entering and exiting this mode.
5.2.
CLOCK FREQUENCIES AND RATIOS
The P6 family uses a ratio clock design, in which the bus clock is multiplied by a ratio to
produce the processor’s internal (or “core”) clock. The processor begins sampling A20M#
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......