COMPONENT INTRODUCTION
E
1-2
8/26/97 10:33 AM CH01.DOC
INTEL CONFIDENTIAL
(until publication date)
Pentium II Processor
Substrate and Components
Processor Core
Processor
Core
Tag
L2
A
A
A
A
AA
AA
AA
A
AA
AA
Pentium
®
Pro Processor
Dual Die Cavity Package
L2
Schematic only
000756c
Figure 1-1. Second Level Cache Implementations
The S.E.C. cartridge has the following features: a thermal plate, a cover and a substrate with
an edge finger connection. The thermal plate allows standardized heatsink attachment or
customized thermal solutions. The full enclosure also protects the surface mount components.
The edge finger connection maintains socketability for system configuration. The edge finger
connector is notated as ‘Slot 1 connector’ in this and other documentation.
1.2.
TERMINOLOGY
In this document, a ‘#’ symbol after a signal name refers to an active low signal. This means
that a signal is in the active state (based on the name of the signal) when driven to a low
level. For example, when FLUSH# is low, a flush has been requested. When NMI is high, a
non-maskable interrupt has occurred. In the case of signals where the name does not imply an
active state but describes part of a binary sequence (such as address or data), the ‘#’ symbol
implies that the signal is inverted. For example, D[3:0] = ‘HLHL’ refers to a hex ‘A’, and
D#[3:0] = ‘LHLH’ also refers to a hex ‘A’ (H= High logic level, L= Low logic level).
The term “system bus” refers to the interface between the processor, system core logic (a.k.a.
the core logic components) and other bus agents. The system bus is a multiprocessing
interface to processors, memory and I/O. The term “cache bus” refers to the interface
between the processor and the L2 cache components (TagRAM and BSRAMs). The cache
bus does NOT connect to the system bus, and is not visible to other agents on the system bus.
When signal values are referenced in tables, a 0 indicates inactive and a 1 indicates active. 0
and 1 do not reflect voltage levels. A # after a signal name indicates active low. An entry of
1 for ADS# means that ADS# is active, with a low voltage level.
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......