E
INTEGRATION TOOLS
13-5
8/28/97 10:17 AM CH13.DOC
INTEL CONFIDENTIAL
(until publication date)
Table 13-1. Debug Port Pinout Description and Requirements (Cont’d)
Name
Pin
Description
Specification Requirement
Notes
TDO
10
Test data output signal from
last component in boundary
scan chain of MP cluster to
ITP; test output is read
serially.
•
Add 150 ohm pull-up resistor
(to Vcc
2.5
)
•
Design pull-ups to route
around empty processor
sockets (so resistors are not
in parallel)
Operates synchronously with
TCK. Each Pentium
®
II
processor has a 25-ohm driver.
DBINST#
11
Indicates to target system
that the ITP is installed.
•
Add ~10K ohm pull-up
resistor
Not required if boundary scan is
not used in target system.
TRST#
12
Test reset signal from ITP
to MP cluster, used to reset
TAP logic.
•
Add ~680
Ω
pull-down resistor
Asynchronous input signal.
BSEN#
14
Informs target system that
ITP is using boundary scan.
Not required if boundary scan is
not used in target system.
PREQ0#
16
PREQ0# signal, driven by
ITP, makes requests to P0
to enter debug.
•
Add 150 to 330 ohm pull-up
resistor (to Vcc
2.5
)
PRDY0#
18
PRDY0# signal, driven by
P0, informs ITP that P0 is
ready for debug.
•
Terminate
2
signal properly at
the debug port
•
Debug port must be at the
end of the signal trace
Connected to high speed
comparator (biased at 2/3 of the
level found at the POWERON
pin) on the ITP buffer board.
Additional load does not change
timing calculations for the
processor bus agents if routed
properly.
PREQ1#
20
PREQ1# signal from ITP to
P1.
For MP design:
•
Add 150 to 330 ohm pull-up
resistor (to Vcc
2.5
)
For uni-processor design:
•
Leave unconnected
PRDY1#
22
PRDY1# signal from P1 to
ITP.
For MP design:
•
Terminate
2
signal properly at
the debug port
•
Debug port must be at the
end of the signal trace
For uni-processor design:
•
Leave unconnected
Connected to high speed
comparator (biased at 2/3 of the
level found at the POWERON
pin) on the ITP buffer board.
Additional load does not change
timing calculations for the
processor bus agents.
PREQ2#
24
Signal not used.
•
Leave unconnected
PRDY2#
26
Signal not used.
•
Leave unconnected
PREQ3#
28
Signal not used.
•
Leave unconnected
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......