
E
CONFIGURATION
5-3
8/26/97 1:02 PM CH05.DOC
INTEL CONFIDENTIAL
(until publication date)
5.1.3.
Data Bus Error Checking Policy
The Pentium II data bus error checking can be enabled or disabled. After active RESET#,
data bus error checking is always disabled. Data bus error checking can be enabled under
software control.
5.1.4.
Response Signal Parity Error Checking Policy
The Pentium II processor system bus supports parity protection for the response signals,
RS[2:0]#. The parity checking on these signals can be enabled or disabled. After active
RESET#, response signal parity checking is disabled. It can be enabled under software
control.
5.1.5.
AERR# Driving Policy
The Pentium II address bus parity protection on the Request signals, A[35:3]#, ADS# and
REQ[4:0]#. However, driving the address parity results on the AERR# pin is optional. After
active RESET#, address bus parity error driving is always disabled. It may be enabled under
software control.
5.1.6.
AERR# Observation Policy
The AERR# input receiver is enabled if A8# is observed active on active-to-inactive
transition of RESET#. No software control is available to perform this function.
5.1.7.
BERR# Driving Policy for Initiator Bus Errors
A Pentium II processor system bus agent can be enabled to drive the BERR# signal if it
detects a bus error. After active RESET#, BERR# signal driving is disabled for detected
errors. It may be enabled under software control.
5.1.8.
BERR# Driving Policy for Target Bus Errors
A Pentium II processor system bus agent can be enabled to drive the BERR# signal if the
addressed (target) bus agent detects an error. After active RESET#, BERR# signal driving is
disabled on target bus errors. It may be enabled under software control. The processor does
not drive BERR# on target detected bus errors.
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......