E
CONFIGURATION
5-7
8/26/97 1:02 PM CH05.DOC
INTEL CONFIDENTIAL
(until publication date)
and IGNNE# on the inactive-to-active transition of RESET# to determine the core-frequency
to bus-frequency relationship and immediately begins the internal PLL lock mode. On the
active-to-inactive transition of RESET#, the processor internally latches the inputs to allow
the pins to be used for normal functionality. Effectively, these pins must meet a large setup
time (1 ms) to the active-to-inactive transition of RESET#.
Table 7-1 describes the relationship between bus frequency and core frequency.
5.3.
SOFTWARE-PROGRAMMABLE OPTIONS
All bus agents are required to maintain some software read/writeable bits in the power-on
configuration register for software-configured options. This register inside P6 family
processors is defined in Table 5-4.
Table 5-4. Pentium
®
II Processor Family Power-On Configuration Register
Feature
Processor
Active Signals
Processor
Register
Bits
Read/Write
Default
Output tristate enabled
FLUSH#
D8=1
Read
N/A
Execute BIST
INIT#
D9=1
Read
N/A
Data error checking enabled
N/A
D1=1
Read/Write
Disabled
Response error checking enabled
FRCERR observation enabled
N/A
D2=1
Read/Write
Disabled
AERR# driver enabled
N/A
D3=1
Read/Write
Disabled
AERR# observation enabled
A8#
D10=1
Read
N/A
BERR# driver enabled for initiator bus
requests
N/A
D4=1
Read/Write
Disabled
BERR# driver enabled for target bus
requests
N/A
Reserved
Read/Write
Disabled
BERR# driver enabled for initiator
internal errors
N/A
D6=1
Read/Write
Disabled
BERR# observation enabled
A9#
Reserved
Read
N/A
BINIT# driver enabled
N/A
D7=1
Read/Write
Disabled
BINIT# observation enabled
A10#
D12=1
Read
N/A
In-order queue depth of 1
A7#
D13=1
Read
N/A
1 Mbyte power-on reset vector
A6#
D14=1
Read
N/A
FRC Mode enabled
A5#
D15=1
Read
N/A
APIC cluster ID
A12#, A11#
D17, D16
see Table 5-5
Read
N/A
Reserved
A14#, A13#
D19, D18
—
—
Symmetric arbitration ID
BR0#, BR1#,
BR2#, BR3#,
A5#
D21,D20
see Table 5-6
Read
N/A
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......