
CONTENTS
E
iv
8/28/97 11:11 AM TOC.DOC
4.2.3.
Unprotected Bus Signals...................................................................................... 4-3
4.2.4.
Hard-Error Response........................................................................................... 4-4
4.2.5.
Pentium® II Processor System Bus Error Code Algorithms .................................. 4-4
4.2.5.1.
PARITY ALGORITHM...................................................................................... 4-4
4.2.5.2.
PENTIUM® II SYSTEM BUS ECC ALGORITHM .............................................. 4-4
CHAPTER 5
CONFIGURATION
5.1.
DESCRIPTION........................................................................................................ 5-1
5.1.1.
Output Tristate .................................................................................................... 5-2
5.1.2.
Built-in Self Test .................................................................................................. 5-2
5.1.3.
Data Bus Error Checking Policy ........................................................................... 5-3
5.1.4.
Response Signal Parity Error Checking Policy...................................................... 5-3
5.1.5.
AERR# Driving Policy .......................................................................................... 5-3
5.1.6.
AERR# Observation Policy .................................................................................. 5-3
5.1.7.
BERR# Driving Policy for Initiator Bus Errors........................................................ 5-3
5.1.8.
BERR# Driving Policy for Target Bus Errors......................................................... 5-3
5.1.9.
Bus Error Driving Policy for Initiator Internal Errors............................................... 5-4
5.1.10.
BINIT# Driving Policy ........................................................................................... 5-4
5.1.11.
BINIT# Observation Policy ................................................................................... 5-4
5.1.12.
In-Order Queue Pipelining ................................................................................... 5-4
5.1.13.
Power-On Reset Vector ....................................................................................... 5-4
5.1.14.
FRC Mode Enable ............................................................................................... 5-4
5.1.15.
APIC Mode.......................................................................................................... 5-5
5.1.16.
APIC Cluster ID ................................................................................................... 5-5
5.1.17.
Symmetric Agent Arbitration ID ............................................................................ 5-5
5.1.18.
Low Power Standby Enable ................................................................................. 5-6
5.2.
CLOCK FREQUENCIES AND RATIOS.................................................................... 5-6
5.3.
SOFTWARE-PROGRAMMABLE OPTIONS............................................................. 5-7
5.4.
INITIALIZATION PROCESS .................................................................................... 5-9
CHAPTER 6
TEST ACCESS PORT (TAP)
6.1.
INTERFACE ............................................................................................................ 6-1
6.2.
ACCESSING THE TAP LOGIC................................................................................ 6-2
6.2.1.
Accessing the Instruction Register ....................................................................... 6-4
6.2.2.
Accessing the Data Registers .............................................................................. 6-6
6.3.
INSTRUCTION SET ................................................................................................ 6-7
6.4.
DATA REGISTER SUMMARY ................................................................................. 6-8
6.4.1.
Bypass Register .................................................................................................. 6-8
6.4.2.
Device ID Register............................................................................................... 6-8
6.4.3.
BIST Result Boundary Scan Register................................................................... 6-9
6.4.4.
Boundary Scan Register ...................................................................................... 6-9
6.5.
RESET BEHAVIOR ................................................................................................. 6-9
CHAPTER 7
ELECTRICAL SPECIFICATIONS
7.1.
THE PENTIUM® II PROCESSOR SYSTEM BUS AND VREF .................................. 7-1
7.2.
CLOCK CONTROL AND LOW POWER STATES .................................................... 7-2
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......