![Intel Pentium II Скачать руководство пользователя страница 220](http://html1.mh-extra.com/html/intel/pentium-ii/pentium-ii_developers-manual_2071856220.webp)
SIGNALS REFERENCE
E
A-12
8/28/97 10:24 AM APPA.DOC
INTEL CONFIDENTIAL
(until publication date)
least one millisecond after Vcc
CORE
and CLK have reached their proper specifications. On
observing active RESET#, all Pentium II processor system bus agents will deassert their
outputs within two clocks.
A number of bus signals are sampled at the active-to-inactive transition of RESET# for
power-on configuration.
The processor may have its outputs tristated via power-on configuration. Otherwise, if INIT#
is sampled active during the active-to-inactive transition of RESET#, the processor will
execute its Built-In Self-Test (BIST). Whether or not BIST is executed, the processor will
begin program execution at the reset-vector (default 0_FFFF_FFF0h). RESET# must connect
the appropriate pins of all Pentium II processor system bus agents.
A.1.40. RP# (I/O)
The RP# (Request Parity) signal is driven by the request initiator, and provides parity
protection on ADS# and REQ[4:0]#. It must connect the appropriate pins of all Pentium II
processor system bus agents.
A correct parity signal is high if an even number of covered signals are low and low if an odd
number of covered signals are low. This definition allows parity to be high when all covered
signals are high.
A.1.41. RS[2:0]# (I)
The RS[2:0]# (Response Status) signals are driven by the response agent (the agent
responsible for completion of the current transaction), and must connect the appropriate pins
of all Pentium II processor system bus agents.
A.1.42. RSP# (I)
The RSP# (Response Parity) signal is driven by the response agent (the agent responsible for
completion of the current transaction) during assertion of RS[2:0]#, the signals for which
RSP# provides parity protection. It must connect the appropriate pins of all Pentium II
processor system bus agents.
A correct parity signal is high if an even number of covered signals are low and low if an odd
number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, since this
indicates it is not being driven by any agent guaranteeing correct parity.
A.1.43. SLOTOCC# (O)
The SLOTOCC# signal is defined to allow a system design to detect the presence of a
terminator card or processor in a Pentium II connector. Combined with the VID combination
Содержание Pentium II
Страница 1: ...D Pentium II Processor Developer s Manual 243502 001 October 1997 1997...
Страница 11: ...E 1 Component Introduction...
Страница 12: ......
Страница 17: ...E 2 Micro Architecture Overview...
Страница 18: ......
Страница 33: ...E 3 System Bus Overview...
Страница 34: ......
Страница 45: ...E 4 Data Integrity...
Страница 46: ......
Страница 51: ...E 5 Configuration...
Страница 52: ......
Страница 62: ......
Страница 63: ...E 6 Test Access Port TAP...
Страница 64: ......
Страница 75: ...E 7 Electrical Specifications...
Страница 76: ......
Страница 106: ......
Страница 107: ...E 8 GTL Interface Specifications...
Страница 108: ......
Страница 129: ...E 9 Signal Quality Specifications...
Страница 130: ......
Страница 136: ......
Страница 137: ...E 10 Thermal Specifications and Design Considerations...
Страница 138: ......
Страница 149: ...E 11 S E C Cartridge Mechanical Specifications...
Страница 150: ......
Страница 154: ...S E C CARTRIDGE MECHANICAL SPECIFICATIONS E 11 4 001055a Figure 11 2 S E C Cartridge Top and Side Views...
Страница 155: ...E S E C CARTRIDGE MECHANICAL SPECIFICATIONS 11 5 001054a Figure 11 3 S E C Cartridge Bottom Side View...
Страница 173: ...E 12 Boxed Processor Specifications...
Страница 174: ......
Страница 185: ...E 13 Integration Tools...
Страница 186: ......
Страница 202: ......
Страница 203: ...E 14 Advanced Features...
Страница 204: ......
Страница 206: ......
Страница 207: ...E A Signals Reference...
Страница 208: ......