![Infineon Technologies XC2200 Скачать руководство пользователя страница 476](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439476.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-216
V2.1, 2008-08
SCU, V1.13
6.11.4.2 WDT Control and Status Register
The Control and Status Register can only be accessed in Secured Mode.
WDTCS
WDT Control and Status Register
ESFR (F0C6
H
/63
H
)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
IR
0
PR
DS
OE
r
rw
r
rh
rh
rh
Field
Bits
Type
Description
OE
0
rh
Overflow Error Status Flag
0
B
No WDT overflow error
1
B
A WDT overflow error has occurred.
This bit is set by hardware when the Watchdog Timer
overflows from FFFF
H
to 0000
H
.
This bit is only cleared through:
•
any Power-on Reset
•
an executed SRVWDT or ENWDT instruction
Note: It is not possible to clear this bit in Prewarning
Mode with the SRVWDT or ENWDT
instruction.
DS
1
rh
Timer Enable/Disable Status Flag
0
B
Timer is enabled (default after reset)
1
B
Timer is disabled
This bit is cleared when instruction ENWDT was
executed and CPUCON1.WDTCTL = 1.
This bit is set when instruction DISWDT was
executed before EINIT or CPUCON1.WDTCTL = 1.
Note: ENWDT and DISWDT instruction will be
reflected in this bit but in Prewarning Mode the
WDT mode is not changed.
PR
2
rh
Prewarning Mode Flag
0
B
Normal Mode (default after reset)
1
B
Prewarning Mode