![Infineon Technologies XC2200 Скачать руководство пользователя страница 314](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439314.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-54
V2.1, 2008-08
SCU, V1.13
6.3.5
Reset Request Trigger Sources
The following overview summarizes the different reset request trigger sources within the
system.
Power-On Reset Pin PORST
A Power-on Reset is requests asynchronously, by driving the PORST pin low.
Supply Watchdog (SWD)
If the power supply for I/O domain is below the value required for proper functionality, a
non-synchronized reset request trigger is generated if the SWD reset generation is
enabled. This ensures a reproducible behavior in the case of power-fail. This can also
be used to restart the system without the usage of the PORST pin. As long as the I/O
power domain does not get the required voltage level the system is held in the reset.
Core Power Validation (PVC_M and PVC_1)
If the core power supply is below the value required for proper functionality of the main
power domain (PVC_M), a reset request trigger can be forwarded to the system. The
generation of a Power-on Reset is configured by bit PVCMCON0.L1RSTEN = 1
B
. If the
bit PVCMCON0.L1RSTEN = 1
B
a request trigger is asserted for PVC_M1 upon a level
check match. If the bit PVCMCON0.L2RSTEN = 1
B
a request trigger is asserted for
PVC_M2 upon a level check match.
If the core power supply is below the value required for proper functionality of the
application power domain (PVC_1), a reset request trigger can be forwarded to the
system. The generation of a Power-on Reset (Application Power Domain only) is
configured by bit PVC1CON0.L1RSTEN = 1
B
. If bit PVC1CON0.L1RSTEN = 1
B
a
request trigger is asserted for PVC_11 upon a level check match. If the bit
PVC1CON0.L2RSTEN = 1
B
a request trigger is asserted for PVC_12 upon a level check
match.
For more information about the Power Validation Circuit see
.
ESRx
An ESRx reset request trigger leads to a configurable reset. The type of reset can be
configured via
.ESRx.
The pins ESRx can serve as an external reset input as well as a reset output (open drain)
for Internal Application and Application Resets. Furthermore, several GPIO pad triggers,
that can be enabled additionally via register ESREXCONx (x = 1, 2), interfere with the
ESR pin function. GPIO and ESRx pin triggers can be enabled/disabled individually and
are combined for the reset trigger generation.