![Infineon Technologies XC2200 Скачать руководство пользователя страница 315](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439315.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
System Control Unit (SCU)
User’s Manual
6-55
V2.1, 2008-08
SCU, V1.13
If pin ESRx is enabled as reset output and the input level is low while the output stage is
disabled (indicating that it is still driven low externally), the reset circuitry holds the chip
in reset until a high level is detected on ESRx. Minimum value for RSTCNTCON.RELA
must be the reset value.
Note: The reset output is only driven low for the duration the reset counter RSTCNTA is
active. During a possible reset extension the reset output is no longer driven.
Software
A software reset request trigger leads to a configurable reset. The type of reset can be
configured via
.SW.
Watchdog Timer
A WDT reset request trigger leads to a configurable reset. The type of reset can be
configured via
.WDT. A WDT reset is requested on a WDT overflow event.
CPU
A CPU reset request trigger leads to a configurable reset. The type of reset can be
configured via
.CPU. A CPU reset is requested when instruction SRST is
executed.
Memory Parity
A MP reset request trigger leads to a configurable reset. The type of reset can be
configured via
.MP. For more information see
OCDS Block
The OCDS block has several options to request different reset types:
1. A Debug Reset either via the OCDS reset function or via bit CBS_OJCONF.RSTCL1
AND CBS_OJCONF.RSTCL3
2. An Internal Application Reset via bit CBS_OJCONF.RSTCL2
3. An Application Reset via bit CBS_OJCONF.RSTCL3
6.3.5.1
Reset Sources Overview
The connection of the reset sources and the activated reset types are shown in