![Infineon Technologies XC2200 Скачать руководство пользователя страница 233](http://html1.mh-extra.com/html/infineon-technologies/xc2200/xc2200_user-manual_2055439233.webp)
XC2200 Derivatives
System Units (Vol. 1 of 2)
Interrupt and Trap Functions
User’s Manual
5-21
V2.1, 2008-08
ICU_X2K, V2.2
PECCx (x=0-7)
PEC Channel Control Reg. x
SFR(FEC0
H
+2*x)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
EOP
INT
PLEV
CL
INC
BWT
COUNT
-
rw
rw
rw
rw
rw
rwh
Field
Bits
Type
Description
EOPINT
14
rw
End of PEC Interrupt Selection
0
B
End of PEC interrupt on the same (PEC) level
1
B
End of PEC interrupt via separate node EOPIC
PLEV
[13:12] rw
PEC Level Selection
This bitfield controls the PEC channel assignment to
an arbitration priority level (see section below)
CL
11
rw
Channel Link Control
0
B
PEC channels work independently
1
B
Pairs of PEC channels are linked together
1)
1) For a functional description see “
Channel Link Mode for Data Chaining
INC
[10:9]
rw
Increment Control
(Pointer Modification)
2)
00
B
Pointers are not modified
01
B
Increment DSTPx by 1 or 2 (BWT = 1 or 0)
10
B
Increment SRCPx by 1 or 2 (BWT = 1 or 0)
11
B
Increment both DSTPx and SRCPx by 1 or 2
2) Pointers are incremented/decremented only within the current segment.
BWT
8
rw
Byte/Word Transfer Selection
0
B
Transfer a word
1
B
Transfer a byte
COUNT
[7:0]
rwh
PEC Transfer Count
Counts PEC transfers and influences the channel’s
action (see
)
Table 5-4
PEC Control Register Addresses
Register
Address
Reg. Space Register
Address
Reg. Space
PECC0
FEC0
H
/ 60
H
SFR
PECC4
FEC8
H
/ 64
H
SFR
PECC1
FEC2
H
/ 61
H
SFR
PECC5
FECA
H
/ 65
H
SFR
PECC2
FEC4
H
/ 62
H
SFR
PECC6
FECC
H
/ 66
H
SFR
PECC3
FEC6
H
/ 63
H
SFR
PECC7
FECE
H
/ 67
H
SFR