11. Signals and Pinout
198
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
PCI_REQ
[7:5]#
Input
PCI-1 Bus Request:
These inputs are used by external masters to request the
bus from the PCI-1 or PCI-2 arbiter. They are assigned to PCI-1 or PCI-2 by
software. These pins must be weakly pulled high in a system.
P1_REQ64#
Tristate bidirectional
PCI-1 Request 64-bit Transfer:
An active low indication from the current master
of its choice to perform 64-bit transactions. Rescinded by the bus master at the
end of the transaction.
P1_RST#
Tristate bidirectional
PCI-1 Reset:
Asynchronous active low reset for PCI-1 Interface
P1_SERR#
Open drain
PCI-1 System Error:
An active low indication of address parity error.
P1_STOP#
Tristate bidirectional
PCI-1 Stop:
An active low indication from the target of its desire to stop the
current transition. Sampled by the master. Rescinded by the target at the end of
the transaction.
P1_TRDY#
Tristate bidirectional
PCI-1 Target Ready:
An active low indication of the current target’s ability to
complete the dataphase. Driven by the target; sampled by the current bus
master. Rescinded by the target at the end of the transaction.
P1_64EN#
Input
PCI-1 64-bit Enable:
An active low indication that a CompactPCI Hot Swap
board is in a 64-bit slot. This signal must be pulled high in a non-Hot Swap
environment.
P1_RST_DIR
Input
(LVTTL)
PCI-1 Bus Reset Direction
P1_VDDA
Supply
PCI-1 Analog VDD:
Voltage supply pin to the analog circuits in the PCI-1 Phase
Locked Loop (nominally 2.5V).
P1_DVDD
Supply
PCI-1 Digital VDD:
Voltage supply pin to the digital circuits in the PCI-1 Phase
Locked Loop (nominally 2.5V).
P1_DVSS
Ground
PCI-1 Digital VSS:
Ground pin to the digital circuits in the PCI-1 Phase Locked
Loop.
P1_AVSS
Ground
PCI-1 Analog VSS:
Ground pin to the digital circuits in the PCI-1 Phase Locked
Loop.
a.
Refer to the
PCI Local Bus Specification
for reset states and recommended terminations of these PCI signals.
b.
To use the PowerSpan II Dual PCI in a 32-bit environment, add a pull-up resistor to P1_AD[32:63].
Table 56: PCI-1 Signals
a
Pin Name
Pin Type
Description
Содержание PowerSpan II
Страница 8: ...Contents 8 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 14: ...List of Tables 14 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 18: ...About this Document 18 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 82: ...2 PCI Interface 82 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 112: ...3 Processor Bus Interface 112 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 156: ...7 Interrupt Handling 156 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 380: ...12 Register Descriptions 380 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 394: ...14 Package Information 394 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 414: ...15 AC Timing 414 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 416: ...16 Ordering Information 416 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 420: ...A Hardware Implementation 420 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 428: ...B Typical Applications 428 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 432: ...Glossary 432 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...