12. Register Descriptions
242
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
0x478-0x4FC
PowerSpan II Reserved
I
2
O Registers
0x500
PCI_TI2O_CTL
“PCI I2O Target Image Control Register” on page 352
0x504
PCI_TI2O_TADDR
“PCI I2O Target Image Translation Address Register” on page 356
0x508
I2O_CSR
“I2O Control and Status Register” on page 357
0x50C
I2O_QUEUE_BS
“I2O Queue Base Address Register” on page 360
0x510
IFL_BOT
“I2O Inbound Free List Bottom Pointer Register” on page 362
0x514
IFL_TOP
“I2O Inbound Free List Top Pointer Register” on page 363
0x518
IFL_TOP_INC
“Inbound Free List Top Pointer Increment Register” on page 364
0x51C
IPL_BOT
“I2O Inbound Post List Bottom Pointer Register” on page 365
0x520
IPL_BOT_INC
“I2O Inbound Post List Bottom Pointer Increment Register” on page 366
0x524
IPL_TOP
“I2O Inbound Post List Top Pointer Register” on page 367
0x528
OFL_BOT
“I2O Outbound Free List Bottom Pointer Register” on page 368
0x52C
OFL_BOT_INC
“I2O Outbound Free List Bottom Pointer Increment Register” on page 369
0x530
OFL_TOP
“I2O Outbound Free List Top Pointer Register” on page 370
0x534
OPL_BOT
“I2O Outbound Post List Bottom Pointer Register” on page 371
0x538
OPL_TOP
“I2O Outbound Post List Top Pointer Register” on page 372
0x53C
OPL_TOP_INC
“I2O Outbound Post List Top Pointer Increment Register” on page 373
0x540
HOST_OIO
“I2O Host Outbound Index Offset Register” on page 374
0x544
HOST_OIA
“I2O Host Outbound Index Alias Register” on page 375
0x548
IOP_OI
“I2O IOP Outbound Index Register” on page 376
0x54C
IOP_OI_INC
“I2O IOP Outbound Index Increment Register” on page 377
0x550-0x7FC
PowerSpan II Reserved
PCI-2 Configuration Registers (Dual PCI PowerSpan II)
The PCI-2 Configuration Registers are functionally identical to the PCI-1 Configuration Registers from offsets 0x000-0FC.
Documentation of the PCI-2 Configuration Space is the same as the PCI-1 Interface, shifting the register offsets up by 0x800 and
swapping PCI-1 and PCI-2 everywhere.
0x800
P2_ID
PCI-2 ID Register
Table 64: PowerSpan II Register Map
Offset
Register Mnemonic
See
Содержание PowerSpan II
Страница 8: ...Contents 8 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 14: ...List of Tables 14 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 18: ...About this Document 18 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 82: ...2 PCI Interface 82 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 112: ...3 Processor Bus Interface 112 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 156: ...7 Interrupt Handling 156 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 380: ...12 Register Descriptions 380 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 394: ...14 Package Information 394 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 414: ...15 AC Timing 414 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 416: ...16 Ordering Information 416 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 420: ...A Hardware Implementation 420 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 428: ...B Typical Applications 428 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...
Страница 432: ...Glossary 432 PowerSpan II User Manual 80A1010_MA001_09 Integrated Device Technology www idt com ...