![Freescale Semiconductor PXR4030 Скачать руководство пользователя страница 1064](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_23306601064.webp)
Enhanced Queued Analog-to-Digital Converter (EQADC)
27-82
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
When an EOQ or a Pause is encountered, the EQADC halts command transfers from the CFIFO and, if
enabled, the appropriate interrupt requests are generated. Another edge trigger event is required to resume
command transfers but no software involvement is required to rearm the CFIFO in order to detect such
event.
A trigger overrun happens when the CFIFO is already in TRIGGERED state and a new edge trigger event
is detected.
Continuous-Scan Level Trigger
When high or low level gated trigger mode is selected, the input level on the associated trigger signal
places the CFIFO in TRIGGERED state. When high-level gated trigger is selected, a high-level signal
opens the gate, and a low level closes the gate. The CFIFO commands start to be transferred when the
CFIFO becomes the highest priority CFIFO using a not-full on-chip CBuffer. Although command
transfers will not stop upon detection of an asserted EOQ bit at the end of a command transfer, the EOQF
is asserted and, if enabled, an EOQ interrupt request is generated.
The EQADC stops transferring commands from a TRIGGERED CFIFO when CFIFO status changes from
TRIGGERED due to the detection of a closed gate. If a closed gate is detected while no command transfers
are taking place and the CFIFO status is TRIGGERED, the CFIFO status is immediately changed to
WAITING FOR TRIGGER and the PF flag is asserted.Command transfers will restart as the gate opens.
The Pause bit has no effect in continuous-scan level-trigger mode.
27.7.4.6.4
CFIFO Scan Trigger Mode Start/Stop Summary
summarizes the start and stop conditions of command transfers from CFIFOs for all of the
single-scan and continuous-scan trigger modes.
Table 27-38. CFIFO Scan Trigger Mode - Command Transfer Start/Stop Summary
Trigger Mode
Requires
Asserted SSS
to Recognize
Trigger
Events?
Command Transfer
Start/Restart
Condition
Stop on
asserted
EOQ
bit
1
?
Stop on
asserted
Pause
bit
2
?
Other Command Transfer Stop
Condition
3
4
Single Scan
Software
Don’t Care
Asserted SSS bit.
Yes
No
None.
Single Scan
Edge
Yes
A corresponding edge
occurs.
Yes
Yes
None.
Single Scan
Level
Yes
Gate is opened.
Yes
No
EQADC also stops transfers
from the CFIFO when CFIFO
status changes from
TRIGGERED due to the
detection of a closed gate.
5
Continuous
Scan Software
No
CFIFO starts
automatically after
being configured into
this mode.
No
No
None.
Continuous
Scan Edge
No
A corresponding edge
occurs.
Yes
Yes
None.
Содержание PXR4030
Страница 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Страница 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Страница 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Страница 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Страница 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 158: ...Power Management Controller PMC 5 26 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL 6 24 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 278: ...System Integration Unit SIU 7 96 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 280: ...System Information Module PXR40 Microcontroller Reference Manual Rev 1 8 2 Freescale Semiconductor...
Страница 300: ...Boot Assist Module BAM 9 20 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 346: ...Interrupts and Interrupt Controller INTC 10 46 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 352: ...General Purpose Static RAM SRAM 11 6 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 432: ...Core e200z7 Overview PXR40 Microcontroller Reference Manual Rev 1 13 44 Freescale Semiconductor...
Страница 460: ...Peripheral Bridge PBRIDGE 15 16 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 478: ...Memory Protection Unit MPU 16 18 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 496: ...Error Correction Status Module ECSM 17 18 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 524: ...Periodic Interrupt Timer PIT_RTI 20 12 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 740: ...FlexRay Communication Controller FLEXRAY 22 156 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 928: ...Deserial Serial Peripheral Interface DSPI 25 68 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 982: ...Enhanced Serial Communication Interface eSCI 26 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 1114: ...Enhanced Queued Analog to Digital Converter EQADC 27 132 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Страница 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 1262: ...Enhanced Time Processing Unit eTPU2 29 94 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Страница 1399: ...Nexus Development Interface NDI Freescale Semiconductor 31 83 PXR40 Microcontroller Reference Manual Rev 1...
Страница 1400: ...Nexus Development Interface NDI 31 84 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...