Document # 001-20559 Rev. *D
153
1,E2h
13.3.28
OSC_CR2
Oscillator Control Register 2
This register is used to configure various features of internal clock sources and clock nets.
In OCD mode (OCDM=1), bits [1:0] have no effect. In the table above, note that reserved bits are grayed table cells and are
not described in the bit description section below. Reserved bits should always be written with a value of ‘0’. For additional
information, refer to the
“Register Definitions” on page 279
in the Digital Clocks chapter.
7
PLLGAIN
Phase-locked loop gain.
0
Recommended value, normal gain.
1
Reduced gain to make PLL more tolerant to noisy or jittery crystal input.
2
EXTCLKEN
External clock mode enable.
0
Disabled. Operate from internal main oscillator.
1
Enabled. Operate from clock supplied at port P1[4].
1
RSVD
Reserved bit - This bit should always be 0.
0
SYSCLKX2DIS
48 MHz clock source disable.
0
Enabled. If enabled, system clock net is forced on.
1
Disabled for power reduction.
Individual Register Names and Addresses:
1,E2h
OSC_CR2: 1,E2h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
PLLGAIN
EXTCLKEN
RSVD
SYSCLKX2DIS
Bit
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...