Document # 001-20559 Rev. *D
47
13.
Register Details
This chapter is a reference for all the PSoC device registers in address order, for Bank 0 and Bank 1. The most detailed
descriptions of the PSoC registers are in the Register Definitions section of each chapter. The registers that are in both banks
are incorporated with the Bank 0 registers, designated with an ‘x’, rather than a ‘0’ preceding the comma in the address. Bank
0 registers are listed first and begin on page
. Bank 1 registers are listed second and begin on page
. A condensed view
of all the registers is shown in the
“Register Map Bank 0 Table: User Space” on page 44
and the
Configuration Space” on page 45
13.1
Maneuvering Around the Registers
For ease-of-use, this chapter has been formatted so that there is one register per page, although some registers use two
pages. On each page, from top to bottom, there are four sections:
1. Register name and address (from lowest to highest).
2. Register table showing the bit organization, with reserved bits grayed out.
3. Written description of register specifics or links to additional register information.
4. Detailed register bit descriptions.
Note that some registers are directly related to the digital and analog functions; therefore, these registers might have more
than one register table (number 2 above). This is due to the fact that the PSoC devices have different digital row and analog
column characteristics which use different bits in the same register. To find out the number of digital rows and analog columns
your PSoC device has, refer to the table below.
Use the register tables, in addition to the detailed register bit descriptions, to determine which bits are reserved for some
smaller PSoC devices. Reserved bits are grayed table cells and are not described in the bit description section. Reserved bits
should always be written with a value of ‘0’.
PSoC Device Characteristics
PSoC Part Number
Dig
it
a
l
IO
(
m
ax)
Dig
it
a
l
Rows
Dig
it
a
l
Block
s
Analog
Input
s
Analog
Out
p
u
ts
Analog
Column
s
Analog
Block
s
CY8C24x23A
24
1
4
12
2
2
6
CY8C24533
26
1
4
12
2
2
4
a
a. 2 CT, 2 SC, 1 SAR8 ADC.
CY8C23533
26
1
4
12
2
2
4
a
CY8C23433
26
1
4
12
2
2
4
a
CY8C24633
25
1
4
12
2
2
4
b
b. 2 CT, 2 SC, 1 SAR8 ADC.
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...