262
Document # 001-20559 Rev. *D
Switched Capacitor PSoC Block
Analog Switch Cap Type D PSoC Block Control Registers
In the tables below, an “x” before the comma in the address field (in the "Add." column) indicates that the register exists in
both register banks. The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>,
where m=row index and n=column index. Therefore, ASD01CR0 is a register for an analog PSoC block in row 0 column 1.
23.3.5
ASDxxCR0 Register
The Analog Switch Cap Type D Block Control Register 0
(ASDxxCR0) is one of four registers used to configure a
type D switch capacitor PSoC block.
Bit 7: FCap.
This bit controls the size of the switched feed-
back capacitor in the integrator.
Bit 6: ClockPhase.
This bit controls the internal clock
phasing relative to the input clock phasing. ClockPhase
affects the output of the analog column bus, which is con-
trolled by the AnalogBus bit in the Control 2 register.
This bit is the ClockPhase select that inverts the clock inter-
nal to the blocks. During normal operation, of an SC block
for the amplifier of a column enabled to drive the output bus,
the connection is only made for the last half of PHI2. (During
PHI1 and for the first half of PHI2, the output bus floats at
the last voltage to which it was driven.) This forms a sample
and hold operation using the output bus and its associated
capacitance. This design prevents the output bus from being
perturbed by the intermediate states of the SC operation
(often a reset state for PHI1 and settling to the valid state
during PHI2). The following are the exceptions:
1. If the ClockPhase bit in CR0 (for the SC block in ques-
tion) is set to ‘1’, then the output is enabled for the whole
of PHI2.
2. If the SHDIS signal is set in bit 6 of the Analog Clock
Select register, then sample and hold operation is dis-
abled for all columns and all enabled outputs of SC
blocks are connected to their respective output buses,
for the entire period of their respective PHI2s.
This bit also affects the latching of the comparator output
(CBUS). Both clock phases, PHI1 and PHI2, are involved in
the output latching mechanism. The capture of the next
value to be output from the latch (capture point event) hap-
pens during the falling edge of one clock phase. The rising
edge of the other clock phase causes the value to come out
(output point event). This bit determines which clock phase
triggers the capture point event, and the other clock triggers
the output point event. The value output to the comparator
bus remains stable between output point events.
Bit 5: ASign.
This bit controls the switch phasing of the
switches on the bottom plate of the A capacitor. The bottom
plate samples the input or the reference.
Bits 4 to 0: ACap[4:0].
The ACap bits set the value of the
capacitor in the A path.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,84h
FCap
ClockPhase
ASign
ACap[4:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...