![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 193](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366193.webp)
Document # 001-20559 Rev. *D
129
1,21h
13.3.6
DxBxxIN
Digital Basic/Communications Type B Block Input Register
These registers are used to select the data and clock inputs.
Before changing any of the configuration registers (DxBxxFN, DxBxxIN, and DxBxxOU), disable the corresponding digital
block by setting bit 0 in the CR0 or DxBxxCR0 register to ‘0’. The values in this register should not be changed while the block
is enabled. After all configuration changes are made, enable the block by setting bit 0 in the CR0 register to ‘1’.
The naming convention for this register is as follows. The first ‘x’ in the digital register’s name represents either “B” for basic
or “C” for communication. For rows of digital PSoC blocks and their registers, the second ‘x’ set represents <Prefix>mn<Suf-
fix>, where m=row index, n=column index. Therefore, DCB12IN is a digital communication register for a digital PSoC block in
row 1 column 2. Depending on the digital row characteristics of your PSoC device, some addresses may not be available. For
additional information, refer to the
“Register Definitions” on page 187
in the Digital Blocks chapter.
7:4
Data Input[3:0]
0h
Low (0)
1h
High (1)
2h
Row broadcast net
3h
Chain function to previous block (low (0) in block DBB00IN)
4h
Analog column comparator 0
5h
Analog column comparator 1
6h
Analog column comparator 2
7h
Analog column comparator 3
8h
Row output 0
9h
Row output 1
Ah
Row output 2
Bh
Row output 3
Ch
Row input 0
Dh
Row input 1
Eh
Row input 2
Fh
Row input 3
(continued on next page)
Individual Register Names and Addresses:
1,21h
DBB00IN : 1,21h
DBB01IN : 1,25h
DCB02IN : 1,29h
DCB03IN : 1,2Dh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
Bit Name
Data Input[3:0]
Clock Input[3:0]
Bit
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...