![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 333](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366333.webp)
Document # 001-20559 Rev. *D
269
SAR8 ADC PSoC Block
24.2.5
SARADC_TRCL Register
The SAR8 ADC Low Channel Comparator Data Register.
(SARADC_TRCL) is the ADC auto align/trigger comparator
data register.
A trigger occurs when the low channel trigger is enabled, a
selected digital block is enabled, and the selected digital
block’s DR0 data is equal to the data of this register.
Bits 7 to 0: CMP_L[7:0].
The comparator data for low
channel trigger.
Note
The low channel is enabled when auto align is enabled
and align type is 00, 01, or 11.
For additional information, refer to the
24.2.6
SARADC_TRCH Register
The SAR8 ADC High Channel Comparator Data Register
(SARADC_TRCH) is the ADC auto align/trigger comparator
data register.
A trigger occurs when the high channel trigger is enabled, a
selected digital block is enabled, and the selected digital
block’s DR0 data is equal to the data of this register.
Bits 7 to 0: CMP_H[7:0].
The comparator data for high
channel trigger.
Note
The high channel is enabled when auto align is
enabled and align type is 00, 10, or 11.
For additional information, refer to the
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,A9h
CMP_L[7:0]
RW : 00
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,AAh
CMP_H[7:0]
RW : 00
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...