![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 65](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366065.webp)
Document # 001-20559 Rev. *D
65
Interrupt Controller
5.3.1.2
INT_CLR1 Register
Bit 3: DCB03.
This bit allows posted DCB03 interrupts to
be read, cleared, or set for row 0 block 3.
Bit 2: DCB02.
This bit allows posted DCB02 interrupts to
be read, cleared, or set for row 0 block 2.
Bit 1: DBB01.
This bit allows posted DBB01 interrupts to
be read, cleared, or set for row 0 block 1.
Bit 0: DBB00.
This bit allows posted DBB00 interrupts to
be read, cleared, or set for row 0 block 0.
For additional information, refer to the
5.3.1.3
INT_CLR3 Register
Bit 0: I2C.
This bit allows posted I2C interrupts to be read,
cleared, or set.
For additional information, refer to the
5.3.2
INT_MSKx Registers
The Interrupt Mask Registers (INT_MSKx) are used to
enable the individual interrupt sources’ ability to create
pending interrupts.
There are three interrupt
registers (INT_MSK0,
INT_MSK1, and INT_MSK3) which may be referred to in
general as INT_MSKx. If cleared, each bit in an INT_MSKx
register prevents a posted interrupt from becoming a pend-
ing interrupt (input to the priority encoder). However, an
interrupt can still post even if its mask bit is zero. All
INT_MSKx bits are independent of all other INT_MSKx bits.
If an INT_MSKx bit is set, the interrupt source associated
with that mask bit may generate an interrupt that becomes a
pending interrupt. For example, if INT_MSK0[5] is set and at
least one GPIO pin is configured to generate an interrupt,
the interrupt controller allows a GPIO interrupt request to
post and become a pending interrupt for the M8C to respond
to. If a higher priority interrupt is generated before the M8C
responds to the GPIO interrupt, the higher priority interrupt
is responded to and not the GPIO interrupt.
Each interrupt source may require configuration at a block
level. Refer to the other chapters in this manual for informa-
tion on how to configure an individual interrupt source.
5.3.2.1
INT_MSK3 Register
Bit 7: ENSWINT.
This bit is a special non-mask bit that
controls the behavior of the INT_CLRx registers. See the
INT_CLRx register in this section for more information.
Bit 0: I2C.
This bit allows posted I2C interrupts to be read,
masked, or set.
For additional information, refer to the
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,DEh
ENSWINT
I2C
RW : 00
0,E0h
VC3
Sleep
GPIO
SAR8 ADC
Analog 1
Analog 0
V Monitor
RW : 00
0,E1h
DCB03
DCB02
DBB01
DBB00
RW : 00
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...