![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 328](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366328.webp)
264
Document # 001-20559 Rev. *D
Switched Capacitor PSoC Block
23.3.8
ASDxxCR3 Register
The Analog Switch Cap Type D Block Control Register 3
(ASDxxCR3) is one of four registers used to configure a
type D switch capacitor PSoC block.
Bits 7 and 6: ARefMux[1:0].
These bits select the refer-
ence input of the A capacitor branch.
Bit 5: FSW1.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
the integrating cap. The state of the switch is affected by the
state of the AutoZero bit in the Control 2 register. If the
FSW1 bit is set to ‘0’, the switch is always disabled. If the
FSW1 bit is set to ‘1’, the AutoZero bit determines the state
of the switch. If the AutoZero bit is ‘0’, the switch is enabled
at all times. If the AutoZero bit is ‘1’, the switch is enabled
only when the internal PHI2 is high.
Bit 4: FSW0.
This bit is used to control a switch in the inte-
grator capacitor path. It connects the output of the opamp to
analog ground.
Bit 3: BSW.
This bit is used to control switching in the B
branch. If disabled, the B capacitor branch is a continuous
time branch like the C branch of the SC A Block. If enabled,
then on internal PHI1, both ends of the cap are switched to
analog ground. On internal PHI2, one end is switched to the
B input and the other end is switched to the summing node.
Bit 2: BMuxSD.
This bit controls muxing to the input of the
B capacitor branch. The B branch can be switched or
unswitched.
Bits 1 and 0: PWR[1:0].
The power bits serve as encoding
for selecting one of four power levels. The block always
powers up in the off state.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,87h
ARefMux[1:0]
FSW1
FSW0
BSW
BMuxSD
PWR[1:0]
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...