![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 66](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366066.webp)
66
Document # 001-20559 Rev. *D
Interrupt Controller
5.3.2.2
INT_MSK0 Register
Bit 7: VC3.
This bit allows posted VC3 interrupts to be
read, masked, or set.
Bit 6: Sleep.
This bit allows posted sleep interrupts to be
read, masked, or set.
Bit 5: GPIO.
This bit allows posted GPIO interrupts to be
read, masked, or set.
Bit 4: SAR8 ADC.
This bit allows posted SAR8 ADC inter-
rupts to be read, masked, or set.
Bit 3: Analog 2.
This bit allows posted analog column 2
interrupts to be read, masked, or set.
Bit 2: Analog 1.
This bit allows posted analog column 1
interrupts to be read, masked, or set.
Bit 1: Analog 0.
This bit allows posted analog column 0
interrupts to be read, masked, or set.
Bit 0: V Monitor.
This bit allows posted V monitor inter-
rupts to be read, masked, or set.
For additional information, refer to the
.
5.3.2.3
INT_MSK1 Register
Bit 3: DCB03.
This bit allows posted DCB03 interrupts to
be read, masked, or set for row 0 block 3.
Bit 2: DCB02.
This bit allows posted DCB02 interrupts to
be read, masked, or set for row 0 block 2.
Bit 1: DBB01.
This bit allows posted DBB01 interrupts to
be read, masked, or set for row 0 block 1.
Bit 0: DBB00.
This bit allows posted DBB00 interrupts to
be read, masked, or set for row 0 block 0.
For additional information, refer to the
.
5.3.3
INT_VC Register
The Interrupt Vector Clear Register (INT_VC) returns the
next pending interrupt and clears all pending interrupts
when written.
Bits 7 to 0: Pending Interrupt[7:0].
When the register is
read, the
, of the highest prior-
ity pending interrupt, is returned. For example, if the GPIO
and I2C interrupts are pending and the INT_VC register was
read, the value 1Ch is be read. However, if no interrupts are
pending, the value 00h is returned. This is the reset vector in
the interrupt table; however, reading 00h from the INT_VC
register should not be considered an indication that a sys-
tem reset is pending. Rather, reading 00h from the INT_VC
register simply indicates that there are no pending inter-
rupts.
The highest priority interrupt, indicated by the value returned
by a read of the INT_VC register, is removed from the list of
pending interrupts when the M8C services an interrupt.
Reading the INT_VC register has limited usefulness. If inter-
rupts are enabled, a read to the INT_VC register does not
determine that an interrupt was pending before the interrupt
was actually taken. However, while in an interrupt, a user
may wish to read the INT_VC register to see what the next
interrupt is. When the INT_VC register is written, with any
value, all pending and posted interrupts are cleared by
asserting the clear line for each interrupt.
For additional information, refer to the
.
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E2h
Pending Interrupt[7:0]
RC : 00
LEGEND
C Clearable register or bits.
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...