Document # 001-20559 Rev. *D
279
Digital Clocks
25.3
Register Definitions
The following registers are associated with the Digital Clocks and are listed in address order. Each register description has an
associated register table showing the bit structure for that register. For a complete table of digital clock registers, refer to the
“Summary Table of the System Resource Registers” on page 272
.
Only certain bits are accessible to be read or written, such as the INT_CLR0 and INT_MSK0 registers that are analog column
dependent. The bits in the tables that are grayed out throughout this manual are reserved bits and are not detailed in the reg-
ister descriptions that follow. Reserved bits should always be written with a value of ‘0’.
25.3.1
INT_CLR0 Register
The Interrupt Clear Register 0 (INT_CLR0) is used to enable
the individual interrupt sources’ ability to clear posted inter-
rupts.
Bit 7: VC3.
The digital clocks only use bit 7 of the
INT_CLR0 register for the VC3 clock. This bit controls the
VC3 clock interrupt status.
Bits 6 to 0.
The INT_CLR0 register holds bits that are used
by several different resources. For a full discussion of the
INT_CLR0 register, see the
in the
Interrupt Controller chapter on page 61
For additional information, refer to the
.
25.3.2
INT_MSK0 Register
The Interrupt Mask Register 0 (INT_MSK0) is used to
enable the individual sources’ ability to create pending inter-
rupts.
Bit 7: VC3.
The digital clocks only use bit 7 of the
INT_CLR0 register for the VC3 clock. This bit controls the
VC3 clock interrupt enable.
Bits 6 to 0.
The INT_MSK0 register holds bits that are used
by several different resources. For a full discussion of the
INT_MSK0 register, see the
in the
Interrupt Controller chapter on page 61
For additional information, refer to the
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,DAh
VC3
Sleep
GPIO
SAR8 ADC
Analog 1
Analog 0
V Monitor
RW : 00
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
0,E0h
VC3
Sleep
GPIO
SAR8 ADC
Analog 1
Analog 0
V Monitor
RW : 00
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...