AC and DC Parameters
ARM DDI 0210C
Copyright © 2001, 2004 ARM Limited. All rights reserved.
7-11
Figure 7-11 Exception timing
Note
In Figure 7-11, to guarantee recognition of the asynchronous interrupt (ISYNC=0) or
reset source, the appropriate signals must be setup or held as follows:
•
setup T
is
and T
rs
respectively before the corresponding clock edge
•
hold T
im
and T
is
respectively after the corresponding clock edge.
These inputs can be applied fully asynchronously where the exact cycle of recognition
is unimportant.
The timing parameters used in Figure 7-11 are listed in Table 7-11.
T
im
T
abth
T
rs
T
abts
T
is
T
rm
MCLK
ABORT
nFIQ
nIRQ
nRESET
Table 7-11 Exception timing parameters
Symbol
Parameter
Parameter
type
T
abth
ABORT
hold time from
MCLK
f
Minimum
T
abts
ABORT
set up time to
MCLK
f
Minimum
T
im
Asynchronous interrupt guaranteed nonrecognition time, with ISYNC=0
Maximum
T
is
Asynchronous interrupt set up time to
MCLK
f for guaranteed recognition, with ISYNC=0
Minimum
T
rm
Reset guaranteed nonrecognition time
Maximum
T
rs
Reset setup time to
MCLK
r for guaranteed recognition
Minimum
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...