Debug Interface
5-14
Copyright © 2001, 2004 ARM Limited. All rights reserved.
ARM DDI 0210C
5.6
About EmbeddedICE-RT logic
The EmbeddedICE-RT logic provides integrated on-chip debug support for the
ARM7TDMI core.
The EmbeddedICE-RT logic is programmed serially using the ARM7TDMI processor
TAP controller. Figure 5-5 illustrates the relationship between the core, the
EmbeddedICE-RT logic, and the TAP controller, showing only the pertinent signals.
Figure 5-5 ARM7 CPU main processor logic, TAP controller, and EmbeddedICE-RT logic
The EmbeddedICE-RT logic comprises:
•
two real-time watchpoint units
•
three independent registers:
—
debug control register
nOPC
ARM CPU main
processor logic
DBGRQI
A[31:0]
D[31:0]
nRW
TBIT
MAS[1:0]
nTRANS
DBGACKI
BREAKPTI
IFEN
ECLK
nMREQ
EmbeddedICE-RT
Logic
RANGEOUT1
DBGACK
BREAKPT
RANGEOUT0
EXTERN0
DBGRQ
EXTERN1
DBGEN
DBGRQI
TAP
TCK
TMS
TDI
TDO
nTRST
SDOUT
CONTROL
SDIN
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...