Instruction Cycle Timings
6-8
Copyright © 2001, 2004 ARM Limited. All rights reserved.
ARM DDI 0210C
Note
The shifted register operations where the destination is the PC are not available in
Thumb state.
Table 6-4 Data operation instruction cycles
Operation type
Cycle
Address
MAS[1:0]
nRW
Data
nMREQ
SEQ
nOPC
normal
1
pc+2L
i
0
(pc+2L)
0
1
0
pc+3L
dest=pc
1
pc+2L
i
0
(pc+2L)
0
0
0
2
alu
i
0
(alu)
0
1
0
3
alu+L
i
0
(alu+L)
0
1
0
alu+2L
shift(Rs)
1
pc+2L
i
0
(pc+2L)
1
0
0
2
pc+3L
i
0
-
0
1
1
pc+3L
shift(Rs)
1
pc+8
2
0
(pc+8)
1
0
0
dest=pc
2
pc+12
2
0
-
0
0
1
3
alu
2
0
(alu)
0
1
0
4
alu+4
2
0
(alu+4)
0
1
0
alu+8
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...