AC and DC Parameters
ARM DDI 0210C
Copyright © 2001, 2004 ARM Limited. All rights reserved.
7-3
Figure 7-1 General timings
Note
In Figure 7-1,
nWAIT
,
APE
,
ALE
, and
ABE
are all HIGH during the cycle shown.
T
cdel
is the delay, on either edge (whichever is greater), from the edge of
MCLK
to
ECLK
.
T
cdel
T
cdel
MCLK
ECLK
T
ah
T
addr
T
rwd
T
rwh
T
blh
T
bld
T
mdd
T
mdh
T
opch
T
opcd
nRW
MAS[1:0]
LOCK
nM[4:0]
nTRANS
TBIT
nOPC
A[31:0]
T
msh
T
msd
T
exh
T
exd
nMREQ
SEQ
nEXEC
INSTRVALID
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...