Instruction Cycle Timings
6-10
Copyright © 2001, 2004 ARM Limited. All rights reserved.
ARM DDI 0210C
m+1
pc+12
0
2
-
1
0
1
m+2
pc+12
0
2
-
0
1
1
pc+12
Table 6-7 Multiply long instruction cycle operations
Cycle
Address
nRW
MAS[1:0]
Data
nMREQ
SEQ
nOPC
1
pc+8
0
i
(pc+8)
1
0
0
2
pc+12
0
i
-
1
0
1
•
pc+12
0
i
-
1
0
1
m
pc+12
0
i
-
1
0
1
m+1
pc+12
0
i
-
1
0
1
m+2
pc+12
0
i
-
0
1
1
pc+12
Table 6-8 Multiply accumulate long instruction cycle operations
Cycle
Address
nRW
MAS[1:0]
Data
nMREQ
SEQ
nOPC
1
pc+8
0
2
(pc+8)
1
0
0
2
pc+8
0
2
-
1
0
1
•
pc+12
0
2
-
1
0
1
m
pc+12
0
2
-
1
0
1
m+1
pc+12
0
2
-
1
0
1
m+2
pc+12
0
2
-
1
0
1
m+3
pc+12
0
2
-
0
1
1
pc+12
Table 6-6 Multiply accumulate instruction cycle operations (continued)
Cycle
Address
nRW
MAS[1:0]
Data
nMREQ
SEQ
nOPC
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...