AC and DC Parameters
ARM DDI 0210C
Copyright © 2001, 2004 ARM Limited. All rights reserved.
7-7
Figure 7-5 Data bus control
Note
The cycle shown in Figure 7-5 is a data write cycle because
nENOUT
was driven LOW
during phase one. Here,
DBE
has first been used to modify the behavior of the data bus,
and then
nENIN
.
The timing parameters used in Figure 7-5 are listed in Table 7-5.
T
dbz
nENOUT
DBE
T
dbnen
D[31:0]
T
dout
T
dbe
T
dbnen
T
doh
nENIN
T
dbz
T
dbe
MCLK
Table 7-5 Data bus control timing parameters
Symbol
Parameter
Parameter type
T
dbe
Data bus enable time from
DBE
r
Maximum
T
dbnen
DBE
to
nENOUT
valid
Maximum
T
dbz
Data bus disable time from
DBE
f
Maximum
T
doh
DOUT[31:0]
hold from
MCLK
f
Minimum
T
dout
MCLK
f to
D[31:0]
valid
Maximum
Содержание ARM7TDMI
Страница 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 276: ...Differences Between Rev 3a and Rev 4 C 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Страница 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...