System Details and Performance Specifications
Serial BERT 12.5 Gb/s User Guide
27
3.3
Internal Clock
The internal clock is generated from a low-frequency (LF) 1/16th-rate clock
signal that is multiplied up to the high-frequency (HF) clock rate, 9.85 to
11.35 GHz. The internal HF clock or an external 500 MHz to 12.5 GHz clock is
required to trigger the PRBS generator and error detector. The generator and
detector operate at 1 bit per clock cycle (10 Gb/s at a clock speed of 10 GHz).
Figure 5. N4962A block diagram – internal clock system
The internal LF 1/16th-rate clock can be phase locked to an external source in
order to synchronize the N4962A with the external device. To synchronize the
clocks, follow the procedure detailed below. The internal or external LF clock is
available from the buffered LF TrigO connector.
Содержание N4962A
Страница 1: ...Agilent N4962A Serial BERT 12 5 Gb s User Guide...
Страница 6: ......
Страница 16: ...Getting Started 16 Serial BERT 12 5 Gb s User Guide...
Страница 24: ...N4962A System Overview 24 Serial BERT 12 5 Gb s User Guide...
Страница 36: ...System Details and Performance Specifications 36 Serial BERT 12 5 Gb s User Guide...
Страница 60: ...Operation 60 Serial BERT 12 5 Gb s User Guide...
Страница 86: ...Remote GPIB Interface 86 Serial BERT 12 5 Gb s User Guide...
Страница 88: ...Copyright Agilent Technologies 2012 Third edition May 2013 Printed in Germany...