VC707 Evaluation Board
17
UG885 (v1.2) February 1, 2013
Feature Descriptions
Additional FPGA bitstreams can be stored and used for configuration by setting the Warm
Boot Start Address (WBSTAR) register contained in 7 series FPGAs. More information is
available in the reconfiguration and multiboot section in
7 Series FPGAs
Configuration User Guide
.
The configuration section of
,
7 Series FPGAs Configuration User Guide
provides
details on the Master BPI configuration mode.
shows the connections of the linear BPI Flash memory on the VC707 board. For
more details, see the Numonyx PC28F00AG18FE data sheet
.
AW41
FLASH_A25
B8
A26
NA
NC
H1
A27
AM36
FLASH_D0
F2
DQ0
AN36
FLASH_D1
E2
DQ1
AJ36
FLASH_D2
G3
DQ2
AJ37
FLASH_D3
E4
DQ3
AK37
FLASH_D4
E5
DQ4
AL37
FLASH_D5
G5
DQ5
AN35
FLASH_D6
G6
DQ6
AP35
FLASH_D7
H7
DQ7
AM37
FLASH_D8
E1
DQ8
AG33
FLASH_D9
E3
DQ9
AH33
FLASH_D10
F3
DQ10
AK35
FLASH_D11
F4
DQ11
AL35
FLASH_D12
F5
DQ12
AJ31
FLASH_D13
H5
DQ13
AH34
FLASH_D14
G7
DQ14
AJ35
FLASH_D15
E7
DQ15
AM34
FLASH_WAIT
F7
WAIT
BB41
FPGA_FWE_B
G8
WE_B
BA41
FLASH_OE_B
F8
OE_B
N10
FPGA_CCLK
E6
CLK
AL36
FLASH_CE_B
B4
CE_B
AY37
FLASH_ADV_B
F6
ADV_B
AG11
FPGA_INIT_B
D4
RST_B
Table 1-5:
BPI Flash Memory Connections to the FPGA
(Cont’d)
FPGA (U1) Pin
Net Name
BPI Flash Memory (U3)
Pin Number
Pin Name