86
VC707 Evaluation Board
UG885 (v1.2) February 1, 2013
Appendix C:
Master UCF Listing
NET HDMI_R_D4 LOC = AM21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L4N_T0_33
NET HDMI_R_D3 LOC = AJ21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L5P_T0_33
NET HDMI_R_D2 LOC = AJ20 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L5N_T0_33
NET HDMI_R_D1 LOC = AL22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L6P_T0_33
NET HDMI_R_D0 LOC = AM22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L6N_T0_VREF_33
NET HDMI_INT LOC = AM24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L7P_T1_33
NET HDMI_R_D17 LOC = AN24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L7N_T1_33
NET HDMI_R_D16 LOC = AM23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L8P_T1_33
NET HDMI_R_D15 LOC = AN23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L8N_T1_33
NET HDMI_R_D14 LOC = AP23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L9P_T1_DQS_33
NET HDMI_R_D13 LOC = AP22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L9N_T1_DQS_33
NET HDMI_R_D12 LOC = AN21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L10P_T1_33
NET HDMI_R_DE LOC = AP21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L10N_T1_33
NET HDMI_R_SPDIF LOC = AR23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L11P_T1_SRCC_33
NET HDMI_SPDIF_OUT_LS LOC = AR22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L11N_T1_SRCC_33
NET HDMI_R_VSYNC LOC = AT22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L12P_T1_MRCC_33
NET HDMI_R_HSYNC LOC = AU22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L12N_T1_MRCC_33
NET HDMI_R_CLK LOC = AU23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L13P_T2_MRCC_33
NET HDMI_R_D35 LOC = AV23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L13N_T2_MRCC_33
NET HDMI_R_D34 LOC = AW23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L14P_T2_SRCC_33
NET HDMI_R_D33 LOC = AW22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L14N_T2_SRCC_33
NET HDMI_R_D32 LOC = AT21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L15P_T2_DQS_33
NET HDMI_R_D31 LOC = AU21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L15N_T2_DQS_33
NET HDMI_R_D30 LOC = AR24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L16P_T2_33
NET HDMI_R_D29 LOC = AT24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L16N_T2_33
NET HDMI_R_D28 LOC = AV21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L17P_T2_33
NET HDMI_R_D27 LOC = AW21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L17N_T2_33
NET HDMI_R_D26 LOC = AU24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L18P_T2_33
NET HDMI_R_D25 LOC = AV24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L18N_T2_33
NET HDMI_R_D24 LOC = AY23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L19P_T3_33
NET HDMI_R_D23 LOC = AY22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L19N_T3_VREF_33
NET HDMI_R_D22 LOC = AY25 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L20P_T3_33
NET HDMI_R_D21 LOC = BA25 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L20N_T3_33
NET HDMI_R_D20 LOC = BA22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L21P_T3_DQS_33
NET HDMI_R_D19 LOC = BB22 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L21N_T3_DQS_33
NET HDMI_R_D18 LOC = AY24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L22P_T3_33
#NET 7N1099 LOC = BA24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L22N_T3_33
NET XADC_GPIO_0 LOC = BA21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L23P_T3_33
NET XADC_GPIO_1 LOC = BB21 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L23N_T3_33
NET XADC_GPIO_2 LOC = BB24 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L24P_T3_33
NET XADC_GPIO_3 LOC = BB23 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_L24N_T3_33
#NET VRP_33 LOC = AN20 | IOSTANDARD=LVCMOS18; # Bank 33 VCCO - VCC1V8_FPGA - IO_25_VRP_33
#NET VRN_34 LOC = R29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_0_VRN_34
#NET 8N640 LOC = K35 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L1P_T0_34
#NET 8N641 LOC = J35 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L1N_T0_34
#NET 8N635 LOC = J32 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L2P_T0_34
#NET 8N636 LOC = J33 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L2N_T0_34
#NET 8N637 LOC = K33 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L3P_T0_DQS_34
#NET 8N646 LOC = K34 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L3N_T0_DQS_34
#NET 8N634 LOC = L34 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L4P_T0_34
#NET 8N649 LOC = L35 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L4N_T0_34
#NET 8N648 LOC = M33 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L5P_T0_34
#NET 8N651 LOC = M34 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L5N_T0_34
#NET 8N650 LOC = H34 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L6P_T0_34
#NET 8N652 LOC = H35 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L6N_T0_VREF_34
NET FMC1_HPC_LA25_P LOC = K29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L7P_T1_34
NET FMC1_HPC_LA25_N LOC = K30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L7N_T1_34
NET FMC1_HPC_LA26_P LOC = J30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L8P_T1_34
NET FMC1_HPC_LA26_N LOC = H30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L8N_T1_34
NET FMC1_HPC_LA28_P LOC = L29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L9P_T1_DQS_34
NET FMC1_HPC_LA28_N LOC = L30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L9N_T1_DQS_34
NET FMC1_HPC_LA27_P LOC = J31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L10P_T1_34
NET FMC1_HPC_LA27_N LOC = H31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L10N_T1_34
NET FMC1_HPC_LA18_CC_P LOC = M32 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L11P_T1_SRCC_34
NET FMC1_HPC_LA18_CC_N LOC = L32 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L11N_T1_SRCC_34
NET FMC1_HPC_LA17_CC_P LOC = L31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L12P_T1_MRCC_34
NET FMC1_HPC_LA17_CC_N LOC = K32 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L12N_T1_MRCC_34
NET FMC1_HPC_CLK1_M2C_P LOC = N30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L13P_T2_MRCC_34
NET FMC1_HPC_CLK1_M2C_N LOC = M31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L13N_T2_MRCC_34
NET FMC1_HPC_LA23_P LOC = P30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L14P_T2_SRCC_34
NET FMC1_HPC_LA23_N LOC = N31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L14N_T2_SRCC_34
NET FMC1_HPC_LA31_P LOC = M28 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L15P_T2_DQS_34
NET FMC1_HPC_LA31_N LOC = M29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L15N_T2_DQS_34
NET FMC1_HPC_LA22_P LOC = R28 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L16P_T2_34
NET FMC1_HPC_LA22_N LOC = P28 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L16N_T2_34
NET FMC1_HPC_LA21_P LOC = N28 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L17P_T2_34
NET FMC1_HPC_LA21_N LOC = N29 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L17N_T2_34
NET FMC1_HPC_LA24_P LOC = R30 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L18P_T2_34
NET FMC1_HPC_LA24_N LOC = P31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L18N_T2_34
NET FMC1_HPC_LA33_P LOC = U31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L19P_T3_34
NET FMC1_HPC_LA33_N LOC = T31 | IOSTANDARD=LVCMOS18; # Bank 34 VCCO - VADJ_FPGA - IO_L19N_T3_VREF_34